# Logic Probe Dobe by Graeme Durant

Detects pulses from around 1Hz
Instantly recognisable logic states
Low current consumption

**\*** Over volts protection

Ver the years, countless designs have appeared in the electronics press for logic probes; ranging from very simple High/Low indicators, to complex pulse stretching probes. The logic probe described here, has a number of features found only on the more complex probes, and as such, lies somewhere between these two extremes. Thus it is perfectly suited to day to day fault diagnosis.

As well as detecting High and Low logic states, open circuit (floating input) and pulsing inputs are displayed. Pulse trains from around 1Hz are detected as a pulsing input, the upper limit is above that attainable in most common C-MOS logic.

The main difference between this logic probe and all others is that the output is shown on a seven segment LED display, as a letter of the alphabet; Hi for High; L for Low; F for Floating; P for Pulsing. In this way, the logic state is instantly recognisable and totally unambiguous, unlike some commercial





Figure 1. Block diagram.

logic displays. The use of a special high efficiency display means that the total current consumption at a supply voltage of 15v is only 15mA – quite suited to battery operated circuits. In addition, the probe is protected against overvoltage inputs, and reversed supply.

## **Block Diagram**

The input from the probe goes via a protection network to a window comparator, with switching levels of 70% Vss and 30% Vss; these are the standard CMOS limits. If the upper limit is exceeded, then the probe input is CMOS logic high. Thus, the upper output goes on to the display circuitry for HIGH indication.

If the probe input does not exceed the lower limit, then it is at CMOS logic low. The output of the lower comparator is inverted to give a high level at the display circuitry for LOW indication. If the probe input is between logic levels,

Maplin Magazine September 1983



Figure 2. Circuit diagram.



then the upper comparator will be low and the lower comparator high. These two outputs are fed to a NOR gate, which gives a high level to the display circuitry on FLOAT.

٦

The HIGH indication also drives a retriggerable monostable. will produce a continuous low output. If this monostable goes low, the display is disabled via a simple gating system. This is to prevent misleading displays, whilst the circuit decides whether the input is indeed pulsing, or whether a low to high transition has taken place (e.g. the probe has just touched a point at logic high). As soon as a low pulse appears at the monostable output, a delay, slightly

| PARTS LIST FOR LOGIC PROBE<br>Resistors: All 0.4W 1% metal film unless specified |                                                              |                                  |                                                                                                                 | TR2, 3,4<br>D1, 2<br>D4 | BC557<br>BAR28<br>1N4001                                                                        | 3 off<br>2 off                         | (QQ16S)<br>(QQ13P)<br>(QL730)                       |
|----------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------------|
| R1,9<br>R2,4<br>R3                                                               | 100k<br>39k<br>51k                                           | 2 off<br>2 off                   | (M100K)<br>(M39K)<br>(M51K)<br>(M1MO)<br>(B10M)<br>(M47K)<br>(M1KO)<br>(WW73Q)<br>(WW73Q)<br>(WW35Q)<br>(WW65V) | D3, 5-17<br>Disp.1      | 1N 4148<br>Low current disp.                                                                    | 14 off                                 | (QL80B)<br>(QY54J)                                  |
| R5,6<br>R7,8<br>R10-13<br>R14, 15                                                | 1M0<br>10M<br>47k<br>1k0                                     | 2 off<br>2 off<br>4 off<br>2 off |                                                                                                                 | Additional part         | Printed circuit board (top)<br>Printed circuit board (bottom)<br>ts if required<br>Spin Dil skt |                                        | (GB30H)<br>(GB31J)                                  |
| Capacitors<br>C1<br>C2, 3<br>C4                                                  | 22uF 25V Tantalum<br>33nF polycarbonate<br>4u7F 35V Tantalum | 2 off                            |                                                                                                                 |                         | 14pin DL skt<br>Screened phono plug<br>Threaded phono skt<br>Croc. clips<br>Zip wire            | 3 off                                  | (BL18U)<br>(HH01B)<br>(YW06G)<br>(HF25C)<br>(XR39N) |
| Semiconducto<br>IC1<br>IC2, 4<br>IC3<br>TR1                                      | rs<br>CA3240E<br>4001BE<br>4011BE<br>BC107B                  | 2 off                            | (WQ21X)<br>(QX01B)<br>(QX05F)<br>(QB31J)                                                                        |                         | Filter red<br>Veropin 2141<br>A complete kit of all parts is<br>Order As LK13P (Logic Probe Kit | 1 pkt<br>available.<br>). Price £9.95. | (FR34M)<br>(FL21X)                                  |

1

longer than the monostable period is initiated. At the end of this time period, if the output of the monostable is still low, i.e. the input is pulsing, the display shows PULSE. Otherwise, the HIGH/FLOAT/LOW display is enabled again.

The display consists of driver transistors, a diode matrix to produce the desired alphabetic displays, and a seven segment LED display.

### **Circuit Description**

The probe input goes via R1 to a simple window comparator formed around IC1. R2, R3 and R4 determine the\_changeover voltage levels. The circuit input is protected from overvoltage by D1, D2 and R1; the input is biased at half supply by R5 and R6 so that if the input is open circuit, the display shows FLOAT. The upper window comparator output is buffered by IC2a and IC2d, and goes to the display switching transistor for HIGH indication, via IC3d, which allows the HIGH display to be disabled.

The low and float displays are similarly connected, using IC2b and IC3b for LOW, and IC2c and IC2c and IC3c for FLOAT.

A simple CMOS monostable wired around IC3a and IC4c, and having a period of around 0.5 seconds senses a pulsing input. Its output, which is normally high, disables the HIGH/ FLOAT/LOW display, and starts a delay, formed around C4 and R9, which is a little over the monostable period. The output of the RC delay is inverted and fed to IC4b, which senses whether the input is still pulsing. If it is, Q1 is switched on, and PULSE is displayed. Otherwise Q2 to 4 are enabled, A diode matrix and seven segment common cathode display decode the signals, so as to give H, F, L and P displays.

### 'Construction'

Before soldering in any components, solder in wire links on both PCBs, there are eight in all. Fit in all the resistors and capacitors, taking care with polarity on C1 and C4. If you are using IC sockets these may be fitted along with the diodes — again be careful about polarity. Note also, that D4 is fitted vertically on the PCB. Fit the transistors, and finally, the ICs. It is a good idea to use veropins for all the cable to PCB connections, but it is not vital. This only leaves the display, which requires setting at the correct height to fit inside a suitable case.

The PCBs are mounted one on top of the other in the case, with connections between made by solid wire links cropped component leads are ideal. Solder eleven lengths of wire, about 20mm long, to the underside end connections of the top board, passing the wire through the holes until level with the topside of the PCB. See Figure 5.

Slide on the lower board, until there is a gap of a millimetre or so between the top board and the tallest components 50





Figure 4. PCB layout.



on the bottom PCB. Solder the wires to the bottom board and crop as normal.

The circuit now may be fitted into the case, insulated from the case bottom by masking tape and held firmly in position by sticking a strip of thin foam rubber in the lid, with a cutout for the display. A small square of red display filter film may be stuck behind the cutout for the display for easier viewing.

The power cable, a piece of Zip wire terminated in crocodile clips must pass through- the case via grommet. The probe, made from a sharpened steel rod or knitting needle, is soldered into a Phono plug, and connected to the circuit by a case mounted Phono socket. This provides a firm grip and allows easy storage of the probe when not in use.

# Testing and Use

Power the circuit up with a typical CMOS supply voltage. After around half a second, the display should show a letter F. If not, disconnect quickly, and recheck the circuit. If all is well, touch the probe to positive - a letter H should be light after a brief delay. Tap the probe on and off positive a few times a second - a letter P should be displayed after a delay. Then, touch the probe to Ov - a letter L' should light immediately. If all this happens, the probe is working perfectly.

The probe is designed for use with CMOS logic circuitry, and may be used, to trace faults on any such logic. All that remains now is to find a suitable circuit to test!