## Dual flip-flop forms simple delayed-pulse generator

Luca Bruno, ITIS Hensemberger Monza, Lissone, Italy

Some applications require clock-timing adjustments, such as generating precision clocks for time-interleaved ADCs, or delay adjustments in a variety of precision-timing and pulse-delay applications. This Design Idea describes a delayed-pulse generator using a dual-CMOS D-type flip-flop (**Figure 1**). The circuit provides precision time delays of a trigger-



with a control voltage, generating a precise delay.

input pulse. A dc-control voltage selects a time delay within the full-scale range. When the rising edge of a pulse triggers the input, the circuit's output generates a pulse with its rising edge delayed by an amount equal to the selected time delay,  $T_D$ , plus a fixed inherent propagation delay  $T_{PD}$ . Also, a time constant,  $R_4C_2$ , determines the output pulse's width.

A precision dc source,  $I_{o}$ , and capacitor  $C_1$  set the full-scale delay range. When  $Q_3$  is off, the current source charges capacitor  $C_1$ , generating a linear-ramp voltage with slope equal to  $I_0/C_1$ . The delay is the time it takes for the ramp to rise from its initial voltage to the control-voltage value.

In this application, the ramp slope is 10 mV/1  $\mu$ sec, so that the full-scale delay range is 256  $\mu$ sec for a control voltage of 0 to 2.56V. You can set the full-scale delay by changing I<sub>0</sub> through either R<sub>1</sub>+R<sub>2</sub> or capacitor C<sub>1</sub>. For best accuracy, the current source can range from 10  $\mu$ A to 1 mA, the capacitor's value can range from 1 nF to 1  $\mu$ F, and the corresponding full-scale delay can range from 2.56  $\mu$ sec to 256 msec. Use a precision film capacitor for C<sub>1</sub>.

The basis of the current source is a shunt precision-micropower-voltage-reference,  $IC_3$ , producing a reference voltage of 1.233V with an initial ac-

## designideas

curacy of 0.2%. A Texas Instruments (www.ti.com) LM4041, through precision resistors R<sub>1</sub> and R<sub>2</sub>, biases the Darlington-coupled transistors Q<sub>1</sub> and Q<sub>2</sub> with a reference current  $I_0 = V_{REF}/(R_1+R_2) = 100 \mu$ A. The Darlington configuration ensures that base current is negligible and that the output collector current can achieve a worstcase accuracy of 0.3%. You can use any small-signal transistor, but, for best accuracy, use high-gain, low-level, lownoise BJTs, (bipolar-junction transistors) such as a 2N5087 or a BC557C.

IC<sub>1A</sub> is a one-shot circuit (**Reference 1**). The output pulse's width, T<sub>W</sub>, is R<sub>4</sub>C<sub>2</sub>×ln(V<sub>DD</sub>/V<sub>TH</sub>), where V<sub>TH</sub> is the threshold voltage of the digital CMOS. Because V<sub>TH</sub>  $\approx$  V<sub>DD</sub>/2, then T<sub>W</sub>  $\approx$  R<sub>4</sub>C<sub>2</sub>×0.69. Diode D<sub>1</sub> reduces recovery time. After power-up, Q<sub>3</sub> is in saturation, absorbing the current source's output, and, as soon as an input pulse triggers the circuit, IC<sub>1B</sub>'s Q output goes low, switching off Q<sub>3</sub>, starting a ramp. When the ramp exceeds the control voltage, then the IC<sub>2A</sub> comparator's output goes high, and the rising edge triggers one-shot  $IC_{IA}$  and switches on  $Q_3$  through  $IC_{IB}$ , allowing the discharge of the capacitor  $C_1$ . When an input pulse triggers the circuit, any other trigger pulse that occurs before the falling edge of the delayed output pulse does not produce an output pulse; in other words, the circuit is not retriggerable. This feature permits you, at the same time, to divide and delay an input-trigger clock.

Although IC<sub>1</sub> and IC<sub>2</sub> can operate from a 3 to 16V supply, the minimum supply voltage of the circuit is 5V; otherwise,  $Q_1$  and  $Q_2$  approach saturation, generating to a less linear ramp voltage. Voltage comparator IC<sub>2A</sub>, an STMicroelectronics (www.st.com) TS3702, has an input-common-modevoltage range that includes ground, permitting you to monitor input voltages as low as 0V.

However, for correct operation of the circuit, the minimum control voltage must be greater than the saturation voltage of  $Q_3$ . For the components in **Figure 1**, the measured value is 12 mV. If you want to reduce this voltage, you can use a digital N-channel MOSFET with low on-resistance. The optional input lowpass filter, comprising  $R_6$  and  $C_4$ , helps to clean noise from the dc-control voltage.

If a DAC drives the control input, you can build a digitally programmable delay generator. A suitable lowcost, 8-bit DAC is the AD558 from Analog Devices (www.analog.com), which features an internal precision bandgap reference to provide an output voltage of 0 to 2.56V, making 1 LSB equal to 1  $\mu$ sec. It operates from 5 to 16V, with a 1- $\mu$ sec settling time. The circuit's quiescent current, I<sub>DD</sub>, is less than 300  $\mu$ A because all ICs are micropower.**EDN** 

## REFERENCE

Bhandarkar, Santosh, "Single-ICbased electronic circuit replaces mechanical switch" *EDN*, March 15, 2007, pg 76, www.edn.com/article/ CA6421439.