## Digital pulser provides programmed width, position by Marian Stofka Bratislava, Czechoslovakia The job of testing a digital circuit design often requires a pulse generator whose start and stop times are controlled by a precise and programmable amount. With a central counter and two programmable down counters, this design (Fig. 1) accomplishes this task and has a resolution that is a function of the counters' capacity. Two digital words at data input port determine the turn-on and -off times of the output pulse. Whenever the central counter reaches an overflow state, a carry pulse is generated at its output. At this point, the two down counters B and E are programmed with the input data, which carries the information concerning the output pulse. When counter B reaches the value of zero, a pulse generated at its borrow output sets the flip-flop, thus initiating the start of the output pulse. Similarly, when counter E reaches zero, a borrow pulse at its output resets the flip-flop, thereby giving the desired width of the output pulse. 1. Selectable edges. This pulse generator produces a pulse having a defined width and position within a given period and with a resolution given by the capacity of the counters. Two digital words serving as a data input determine the start and stop times of the output pulse. The borrow pulse generated by counter B sets the output flip-flop, while the borrow E pulse resets it. The counters employed may be binary or binary-coded The hardware realization (Fig. 2a) uses two 4-bit programmable counter chips to form the basic down decimal. For the binary counters used in this setup, the counter and has a resolution of one part in 256. Two 8bit words form the input data that program the output start and stop times can be resolved to within $2\pi/16^k$ pulse's 256 edge positions. The timing diagram (Fig. 2b) radians, where k is the number of 4-bit chip counters cascaded within the fundamental down counter. illustrates the relationship between the clock, input data, and output pulse.