## Cross-coupled gates prevent push-pull-driver overlap

Richard Rice, Oconomowoc, WI

aOverlap-the short period during which a push-pull drive's two transistors are both simultaneously on-is a common problem with
these drives in a center-tapped transformer's primary. Overlap causes a large current spike and increased switching losses. The fact that saturated transis-
tors turn off more slowly than they turn on causes the problem. One method of preventing overlap is to provide a time delay after turning off one transistor and before turning on the other one. This method requires several extra components and must include enough delay for a worst-case scenario. This Design Idea uses cross-coupled gates to prevent one transistor from turning

## designideas



Figure 1 Cross-coupled gates prevent one transistor from turning on before the other turns off. Fuse $F_{1}$ protects against catastrophic failures.
on before the other turns off (Figure 1). For simplicity, the figure omits the depiction of bypass capacitors, snubber networks, and other components unnecessary for illustrating the method.
Gate $I_{2 A}$ prevents $Q_{1}$ from turning on until $Q_{2}$ turns off. Likewise, gate $\mathrm{IC}_{2 \mathrm{C}}$ prevents $\mathrm{Q}_{2}$ from turning on until $Q_{1}$ turns off. Gates $\mathrm{IC}_{2 \mathrm{~B}}$ and $\mathrm{IC}_{2 \mathrm{D}}$ function as inverters to provide the correct
polarity to drive the switching transistors. Monitoring the transistors' collector voltages senses the turn-off of each transistor using the voltage dividers $\mathrm{R}_{3} / \mathrm{R}_{4}$ and $\mathrm{R}_{5} / \mathrm{R}_{6}$. Because the collector voltage swings to twice the supply voltage, the voltage dividers halve the voltage. The impedance of the voltage dividers also limits the gates' input current to a safe level during overshoot.

The switching frequency is one-half the input-clock frequency. D-type flipflop $\mathrm{IC}_{1 \mathrm{~A}}$ divides the input-clock frequency by two and provides complementary outputs with a $50 \%$ duty cycle. The complementary outputs drive the switching transistors in an alternating sequence. The secondary of transformer $T_{1}$ provides an isolated squarewave output.EDN

