# Analog-to-digital converter (ADC) Low-Power/Cost-Optimized Circuits

| Driving a SAR ADC directly without a front-end buffer circuit (low-power, low-sampling-speed DAQ) | 5  |
|---------------------------------------------------------------------------------------------------|----|
| Low-power sensor measurements: 3.3-V, 1-ksps, 12-bit, single-ended, dual-supply circuit           | 0  |
| Low-power sensor measurements: 3.3-V, 1-ksps, 12-bit, single-ended, single-supply circuit         | 16 |

# Level Translation Input Drive Circuits

| Circuit for driving a high-voltage SAR with an instrumentation amplifier $\dots 23$                             |
|-----------------------------------------------------------------------------------------------------------------|
| Circuit for driving high-voltage SAR ADC with a buffered instrumentation amplifier                              |
| Circuit for driving high-voltage SAR ADCs for high-voltage, true differential signal acquisition                |
| Circuit to increase input range on an integrated analog front end (AFE) SAR ADC45                               |
| High common-mode differential input voltage to $\pm 10\text{-V}$ ADC input circuit50                            |
| High-current battery monitor circuit: 0–10 A, 0–10 kHz, 18 bit57                                                |
| High-input impedance, true differential, analog front end (AFE) attenuator circuit for SAR ADCs                 |
| High-voltage battery monitor circuit: ±20 V, 0-10 kHz, 18-bit fully differential                                |
| Single-ended to differential signal conversion using an op amp and FDA for unipolar signals                     |
| Single-ended-to-differential circuit using an op amp and fully-differential amplifier (FDA) for bipolar signals |
| Single-ended to differential using a two op-amp circuit                                                         |
| True differential, 4 × 2 MUX, analog front end, simultaneous-sampling ADC circuit                               |

# **Low-Level Sensor Input Circuits**

| Four-wire PT100 RTD measurement circuit with low-side reference168 |
|--------------------------------------------------------------------|
| Two-channel, K-type thermocouple measurement circuit with internal |
| temperature sensor CJC174                                          |

# **Input Protection, Filtering and Isolation Circuits**

| $\pm 12\mathchar`-V$ voltage sensing circuit with an isolated amplifier and pseudo-differential input SAR ADC181         |
|--------------------------------------------------------------------------------------------------------------------------|
| ±12-V voltage sensing circuit with an isolated amplifier and differential input SAR ADC                                  |
| Anti-aliasing filter circuit design for single-ended ADC input using fixed cutoff frequency                              |
| Circuit showing overstress protection on ADC with integrated analog front end                                            |
| Digitally-isolated ADS8689 circuit design                                                                                |
| Reducing effects of external RC filter circuit on gain and drift error for integrated analog front ends (AFEs): ±10 V217 |

# **Commonly Used Auxiliary Circuits**

| Isolated power supply, low-noise circuit: 5 V, 100 mA | 223   |
|-------------------------------------------------------|-------|
| Powering a dual-supply op-amp circuit with one LDO    | . 228 |

# Digital-to-analog converter (DAC) Audio Outputs

| Active-filtering circuit for audio DAC              | 232  |
|-----------------------------------------------------|------|
| Auxiliary circuits for high-performance audio       | .237 |
| Current-to-voltage converter circuit for audio DACs | 243  |

# **Auxiliary and Biasing Circuits**

| Circuit for offset adjustment of input signals using precision DAC for |     |
|------------------------------------------------------------------------|-----|
| measurement equipment2                                                 | 248 |
| DAC force and sense reference drive circuit2                           | 252 |
| Power-supply margining circuit for LDOs using a precision DAC2         | 256 |
| Power-supply margining circuit for SMPS using a precision DAC2         | 261 |

# **Current Sources**

| Loop-powered 4- to 20-mA transmitter circuit              | 266 |
|-----------------------------------------------------------|-----|
| Programmable low-side current sink circuit                | 270 |
| Programmable, two-stage, high-side current source circuit | 275 |

# **Voltage Sources**

| Circuit for differential output from a single-ended precision DAC 28 | 0  |
|----------------------------------------------------------------------|----|
| High-current voltage output circuit using a precision DAC            | 6  |
| Progammable voltage output with sense connections circuit            | 0  |
| Unipolar negative voltage source from unipolar DAC circuit           | 5  |
| Unipolar voltage output DAC to bipolar voltage output circuit        | 99 |



# Circuit for driving a high-voltage SAR with an instrumentation amplifier

Dale Li

| Input ADC Input Digital C |      | Digital Output ADS7042 |
|---------------------------|------|------------------------|
| -10V                      | -10V | 8000H                  |
| +10V                      | +10V | 7FFFH                  |

| Power Supplies |      |                  |                 |                 |
|----------------|------|------------------|-----------------|-----------------|
| AVDD           | DVDD | V <sub>ref</sub> | V <sub>cc</sub> | V <sub>ee</sub> |
| 5.0V           | 3.0V | 5.0V             | +15V            | –15V            |

# **Design Description**

Instrumentation amplifiers are optimized for low noise, low offset, low drift, high CMRR and high accuracy. The INA828 instrumentation amplifier preforms a differential to single-ended conversion for a  $\pm 10$ -V range. The INA828 has excellent DC performance (that is, offset, drift), as well as good bandwidth. The ADS8568 is ideally suited to work with the INA828 as the ADC can be configured for a  $\pm 10$ -V single-ended input. To achieve the best settling, limit the sampling rate to 200kSPS or lower. For higher sampling rates see *Driving High-Voltage SAR ADC with a Buffered Instrumentation Amplifier*. Also, this design example uses unity gain (G=1) to translate a  $\pm 10$ -V differential input signal to a  $\pm 10$ -V single-ended output. For smaller input signals or higher gains, see *Circuit for Driving an ADC with an Instrumentation Amplifier in High Gain*. This circuit implementation is applicable to *Industrial Transportation* and *Analog Input Modules* that require precision signal-processing and data-conversion.



#### **Specifications**

| Specification            | Goal               | Calculated | Simulated |
|--------------------------|--------------------|------------|-----------|
| Transient Settling Error | < 1/2 LSB (±152µV) | NA         | –105µV    |
| Noise                    | < 20µV             | 103µV      | 86.6µV    |

#### **Design Notes**

- 1. The bandwidth of instrumentation amplifiers is typically not enough to drive SAR data converters at higher data rate. In this example, the sampling rate is reduced from 510kSPS to 200kSPS to achieve good settling. For full sampling rate see *Driving High-Voltage SAR ADC with a Buffered Instrumentation Amplifier*.
- 2. Check the common mode and output range of the instrumentation amplifier using the *Common-Mode Input Range Calculator for Instrumentation Amplifiers* software tool.
- 3. Use a COG type capacitor for  $C_{filt}$  to minimize distortion.
- 4. The *Precision Labs* video series covers methods for selecting the charge bucket circuit C<sub>fit</sub> and R<sub>fit</sub>. See the *Introduction to SAR ADC Front-End Component Selection* for details on this subject.



#### **Component Selection**

- The ADS8568 can accept a ±10-V single-ended input signal. The INA828 is used to translate a ±10-V differential signal to a ±10-V single-ended signal. So the INA828 is in unity gain for this example, and no external gain set resistor R<sub>g</sub> is needed. See *Circuit for Driving an ADC with an Instrumentation Amplifier in High Gain* in cases where the input signal range is small and gain is required.
- The INA826 reference voltage (V<sub>ref</sub>) input is used to shift asymmetrical input ranges to match the input range of the ADC. In this case the input range is symmetrical so the V<sub>ref</sub> pin is grounded (V<sub>ref</sub> = 0V). See *Circuit for Driving an ADC with an Instrumentation Amplifier in High Gain* for an example where the V<sub>ref</sub> pin is used to adjust asymmetrical input signals.
- 3. Use the *Common-Mode Input Range Calculator for Instrumentation Amplifiers* to determine if the INA828 is violating the common-mode range. The common-mode calculator in the following figure indicates that the output swing is ±14.9V for a 0-V common mode input.



4. Find the value for C<sub>filt</sub>, and R<sub>filt</sub> using TINA SPICE and the methods described in *Introduction to SAR ADC Front-End Component Selection*. The value of R<sub>filt</sub> and C<sub>filt</sub> shown in this document will work for these circuits; however, if you use different amplifiers you will have to use TINA SPICE to find new values.



#### **DC Transfer Characteristics**

The following graph shows a linear output response for inputs from differential -14.9V to +14.9V. The input range of the ADC is  $\pm 10V$ , so the amplifiers are linear well beyond the required range. See *Determining a SAR ADC's Linear Range when using Instrumentation Amplifiers* for detailed theory on this subject. The full-scale range (FSR) of the ADC falls within the linear range of the instrumentation amplifier.



## **AC Transfer Characteristics**

The bandwidth for this circuit is simulated to be 446.75kHz and the gain is 0dB.





# Transient ADC Input Settling Simulation (200kSPS)

The following simulation shows settling to a 10-V DC input signal with INA828 and ADS8568. This type of simulation shows that the sample and hold kickback circuit is properly selected to within  $\frac{1}{2}$  of a LSB (152 $\mu$ V) at 200kSPS sampling rate on ADS8568. See the *ADC Front End Component Selection* video series for detailed theory on this subject.



# Noise

This section shows a simplified noise calculation for a rough estimate. The bandwidth estimate was taken from the TINA simulation, and the noise density values are from the *INA828 50-\muV Offset, 7-nV/\sqrt{Hz} Noise, Low-Power, Precision Instrumentation Amplifier* data sheet. The Kn factor of 1.22 is used because the filter is second order (the INA and output filter both have a pole).

$$E_{n-ADC} = Gain \cdot \sqrt{e_{ni}^{2} + \left(\frac{e_{no}}{Gain}\right)^{2}} \cdot \sqrt{K_{n} \cdot f_{c}}$$
$$E_{n-ADC} = 1 \cdot \sqrt{\left(\frac{7 \, nV}{\sqrt{Hz}}\right)^{2} + \left(\frac{90 \, nV}{\sqrt{Hz}}\right)^{2}} \cdot \sqrt{1.22 \cdot 1.08 MHz} = 103 \, \mu Vrms$$

Note that simulated and calculated are close but not exact (simulated =  $86.6\mu$ V, calculated =  $103\mu$ V). The difference is because the INA has gain peaking and the filter order is approximated as two but in reality the INA and filter poles are not exactly aligned.



SBAA316–October 2018 Submit Documentation Feedback



# **Design Featured Devices**

| Device  | Key Features                                                                                                                                                                   | Link                              | Other Possible Devices |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------|
| ADS8860 | 16-bit resolution, SPI, 1MSPS sample rate, single-ended input,<br>Vref input range 2.5 V to 5.0 V                                                                              | http://www.ti.com/product/ADS8860 | http://www.ti.com/adcs |
| INA826  | Bandwidth 1MHz (G=1), low noise $18nV/\sqrt{HZ}$ , low offset $\pm 40\mu V$ , low offset drift $\pm 0.4\mu V/^{\circ}C$ , low gain drift $0.1ppm/^{\circ}C$ . (Typical values) | http://www.ti.com/product/INA826  | http://www.ti.com/inas |

# **Design References**

See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library.

# Link to Key Files

Source files for this circuit - http://www.ti.com/lit/zip/SBAC217.



# Circuit for driving high-voltage SAR ADC with a buffered instrumentation amplifier

Dale Li

| Input             | ADC Input   | Digital Output ADS7042 |
|-------------------|-------------|------------------------|
| VinDiffMin = -10V | CH_x = -10V | 8000H                  |
| VinDiffMax = +10V | CH_x = +10V | 7FFFH                  |

| Power Supplies                                         |      |      |      |
|--------------------------------------------------------|------|------|------|
| AVDD DVDD HVDD (V <sub>cc</sub> ) HVSS(V <sub>ef</sub> |      |      |      |
| 5.0V                                                   | 3.3V | +15V | –15V |

# **Design Description**

Instrumentation amplifiers are optimized for low noise, low offset, low drift, high CMRR and high accuracy but these instrument amplifiers may not be able to drive a precision ADC to settle the signal properly during the acquisition time of ADC. This design will show how a wide bandwidth buffer (OPA827) can be used with an instrumentation amplifier to achieve good settling at higher sampling rate. This INA828 instrumentation amplifier with the buffer drives the ADS8568 SAR ADC to implement data capture for a high voltage fully differential signal which may have a wide common-mode voltage range or a bipolar single-ended signal up to ±10V. A related cookbook circuit shows a simplified approach that does not include the wide bandwidth buffer (*Driving High Voltage SAR ADC with an Instrumentation Amplifier*), this simplified approach has limited sampling rate as compared to the buffered design in this document. This circuit implementation is applicable to *Industrial Transportation* and *Analog Input Modules* that require Precision Signal-Processing and Data-Conversion.



#### **Specifications**

| Specification            | Goal                 | Calculated            | Simulated           |
|--------------------------|----------------------|-----------------------|---------------------|
| Transient Settling Error | < 1/2LSB (< 152µV)   | NA                    | –346nV              |
| Noise (at ADC Input)     | <20µV <sub>RMS</sub> | 47.2μV <sub>RMS</sub> | 46μV <sub>RMS</sub> |

#### **Design Notes**

- The bandwidth of instrumentation amplifiers is typically not enough to drive SAR data converters at higher data rate, so a wide bandwidth driver is needed because the SAR ADC with switched-capacitor input structure has an input capacitor that needs to be fully charged during each acquisition time. The OPA827 buffer is added to allow the ADC to run at full sampling rate (ADS8568 510kSPS for parallel interface).
- 2. The ADS8568 can accept a ±10-V single-ended input signal. The INA828 is used to translate a ±10-V differential signal to a ±10-V single-ended signal. So the INA282 is in unity gain for this example, and no external gain set resistor Rg is needed. Refer to *Circuit for Driving an ADC with an Instrumentation Amplifier in High Gain* in cases where the input signal range is small and gain is required.
- 3. Check the common mode range of the amplifier using the *Common-Mode Input Range Calculator for Instrumentation Amplifiers* software tool.
- 4. Select COG capacitors for  $C_1$  and  $C_{filt}$  to minimize distortion.
- Precision labs video series covers the method for selecting driver amplifier and the charge bucket circuit R<sub>filt</sub> and C<sub>filt</sub>. For details, see the Selecting and Verifying the Driver Amplifier and Introduction of SAR ADC Front-End Component Selection videos.
- Set the cutoff of the filter between the op amp and instrumentation amplifier for anti aliasing and to minimize noise. See *Aliasing and Anti-aliasing Filters* for more details on aliasing and anti-aliasing filters.



## **Component Selection**

- 1. Find the gain based on differential input signal and ADC full-scale input range. The input signal in this design is ±10-V high voltage signal, so the Gain of INA828 should be set to 1 and no gain resistor (Rg) is needed.
- 2. Use the Common-Mode Input Range Calculator for Instrumentation Amplifiers to determine if the INA828 is violating the common mode range. The common mode calculator in the following figure indicates that the output swing is ±14.9V for a 0-V common-mode input.



- Find the value for C<sub>filt</sub>, and R<sub>filt</sub> using TINA SPICE and the methods described in SAR ADC Front-End Component Selection. The value of R<sub>filt</sub> and C<sub>filt</sub> shown in this document will work for these circuits; however, if you use different amplifiers you will have to use TINA SPICE to find new values.
- Select the RC filter between the INA828 and OPA827 based on your system requirements (f<sub>cRC</sub> = 15.9kHz in this example). Set the cutoff of this filter for anti aliasing and to minimize noise.

$$f_{\rm cRC} = \frac{1}{2\pi \cdot R_1 \cdot C_1} = \frac{1}{2\pi \cdot (1k\Omega) \cdot (1pF)} = 159 \, \text{kHz}$$



#### **DC Transfer Characteristics**

The following graph shows a linear output response for inputs from differential -12.2V to +12.2V. The input range of the ADC is  $\pm 10V$ , so the amplifiers are linear well beyond the required range. Refer to *Determining a SAR ADC's Linear Range when using Instrumentation Amplifiers* for detailed theory on this subject. The full-scale range (FSR) of the ADC falls within the linear range of the Instrumentation Amplifier.



#### **AC Transfer Characteristics**

The bandwidth for this system is simulated to be 167kHz and the gain is 0dB. The filter between the OPA827 and INA828 limits the bandwidth to about 167kHz.





# Transient ADC Input Settling Simulation (510kSPS)

The OPA827 buffer (22MHz GBW) is used because it is capable of responding to the rapid transients from the ADS8568's charge kickback. The op amp buffer allows the system to achieve the ADS8568 maximum sampling rate of 510kSPS. The following simulation shows settling to a full scale DC input signal with INA828 and OPA827 buffer, and ADS8568. This type of simulation shows that the sample and hold kickback circuit is properly selected to meet desired  $\frac{1}{2}$  of a LSB (152µV). Refer to the *Introduction to SAR ADC Front-End Component Selection* training video series for detailed theory on this subject.





#### **Noise Simulation**

The section walks through a simplified noise calculation for a rough estimate. We include both the INA828, and OPA827 noise. Note that the RC filter between the instrumentation amplifier and op amp significantly reduces the total noise. The output filter pole is estimated as a second order filter because the OPA827 (22MHz) bandwidth limit and charge bucket filter cutoff frequency (10.2MHz) is close.

$$\begin{split} \mathsf{E}_{n-\mathsf{INA}} &= \mathsf{G}\sqrt{\mathsf{e}_{n-\mathsf{in}}^{2} + \left(\frac{\mathsf{e}_{n-\mathsf{out}}}{\mathsf{G}}\right)^{2} \cdot \sqrt{\mathsf{K}_{n} \cdot \mathit{f}_{\mathsf{cRC}}}} \\ \mathsf{E}_{n-\mathsf{INA}} &= \mathsf{I}\sqrt{\left(\mathsf{4nV} / \sqrt{\mathsf{Hz}}\right)^{2} + \left(\frac{90\,\mathsf{nV} / \sqrt{\mathsf{Hz}}}{1}\right)^{2}} \cdot \sqrt{(1.57) \cdot (159\,\mathsf{KHz})} = 45.1\mu\mathsf{V}_{\mathsf{RMS}} \\ \mathsf{f}_{\mathsf{c}-\mathsf{adcFilter}} &= \frac{1}{2\pi \cdot \mathsf{R}_{\mathsf{filt}} \cdot \mathsf{C}_{\mathsf{filt}}} = \frac{1}{2\pi \cdot (42.2\Omega) \cdot (370\,\mathsf{pF})} = 10.2\mathsf{MHz} \\ \mathsf{E}_{\mathsf{opa}} &= \mathsf{e}_{\mathsf{n}-\mathsf{opa}}\sqrt{\mathsf{K}_{\mathsf{n}} \cdot \mathit{f}_{\mathsf{c}}} = \left(\mathsf{4nV} / \sqrt{\mathsf{Hz}}\right)\sqrt{(1.22) \cdot (10.2\mathsf{MHz})} = 14.1\mu\mathsf{V}_{\mathsf{RMS}} \\ \mathsf{E}_{\mathsf{n}-\mathsf{total}} &= \sqrt{\mathsf{E}_{\mathsf{n}-\mathsf{INA}}^{2} + \mathsf{E}_{\mathsf{opa}}^{2}} = \sqrt{(45.1\mu\mathsf{V})^{2} + (14.1\mu\mathsf{V})^{2}} = 47.2\,\mu\mathsf{V}_{\mathsf{RMS}} \end{split}$$

Note that calculated and simulated match well- (calculated =  $47.2\mu$ V, Simulated =  $46\mu$ V). See *TI Precision Labs* - *Noise* 4 for detailed theory on amplifier noise calculations, and *Calculating Total Noise for ADC Systems* for data converter noise.





# **Design Featured Devices**

| Device  | Key Features                                                                                                                        | Link                              | Similar Devices  |
|---------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------|
| ADS8568 | 16-bit, 8 Channel Simultaneous-Sampling, Bipolar-Input SAR ADC                                                                      | http://www.ti.com/product/ADS8568 | www/ti.com/adcs  |
| INA828  | Bandwidth 1MHz (G=1), low noise 18nV/rtHz, low offset ±40µV, low offset drift ±0.4µV/°C, low gain drift 0.1ppm/°C. (Typical values) | http://www.ti.com/product/INA828  | www.ti.com/inas  |
| OPA827  | Gain bandwidth 22MHz, low noise 4nV/rtHz, low offset $\pm$ 75µV, low offset drift $\pm$ 0.1µV/°C (Typical values)                   | http://www.ti.com/product/OPA827  | www.ti.com/opamp |

# **Design References**

See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library.

# Links to Key Files

Source files for this circuit - http://www.ti.com/lit/zip/SBAC216.



# Circuit for driving high-voltage SAR ADCs for highvoltage, true differential signal acquisition

Dale Li

| Input             | ADC Input   | Digital Output ADS7042                |
|-------------------|-------------|---------------------------------------|
| VinDiffMin = -20V | CH_x = +10V | 7FFF $_{\rm H}$ , or 32767 $_{10}$    |
| VinDiffMax = +20V | CH_x = -10V | 8000 $_{\rm H}$ , or 32768 $_{ m 10}$ |

| Power Supplies |      |                        |                        |
|----------------|------|------------------------|------------------------|
| AVDD           | DVDD | V <sub>cc</sub> (HVDD) | V <sub>ss</sub> (HVSS) |
| 5.0V           | 3.3V | +15V                   | –15V                   |

# **Design Description**

This design shows a solution to drive high-voltage SAR ADC to implement data capture for high-voltage fully differential signal which may have a wide common-mode voltage range depended on amplifier's power supply and input signal's amplitude. A general high-voltage precision amplifier performs the differential to single-ended conversion and drives high-voltage SAR ADC single-ended input scale of ±10V at highest throughput. This type of application is popular in end equipment such as: *Multi-Function Relays*, AC Analog Input Modules, and Control Units for Rail Transport. The values in the component selection section can be adjusted to allow for different level differential input signal, different ADC data throughput rates, and different bandwidth amplifiers.



# Specifications

| Specification                                 | OPA827 Calculated  | OPA827 Simulated    | OPA192 Calculated  | OPA192 Simulated   |
|-----------------------------------------------|--------------------|---------------------|--------------------|--------------------|
| Common Mode Input Range<br>(with Vdif = ±20V) | ±26V               | ±26V                | ±35V               | ±35V               |
| Transient ADC Input Settling<br>Error         | < 1/2LSB (< 152µV) | 0.002 LSB (0.568µV) | < 1/2LSB (< 152µV) | 0.006 LSB (1.86µV) |
| Phase Margin of driver                        | > 45°              | 67.1°               | > 45°              | 68.6°              |
| Noise (at ADC Input)                          | 14.128µVrms        | 15.88µVrms          | 5.699µVrms         | 6.44µVrms          |

#### **Design Notes**

- 1. Determine the amplifier gain based on the differential input signal level, the ADC's configuration for input range. This is covered in the *component selection* section.
- 2. Determine amplifier's linear range based on common mode voltage, input swing, and power supplies. This is covered in the *component selection* section.
- 3. In this design circuit, the common-mode voltage of the input signal can be any value in the range of V<sub>InputCM</sub>. The derivation of this range is provided in the *component selection* section for the OPA827 and OPA192.
- 4. Select COG capacitors to minimize distortion.
- 5. Use 0.1% 20ppm/°C film resistors or better for good accuracy, low gain drift, and to minimize distortion. Review *Statistics Behind Error Analysis* for methods to minimize gain, offset, drift, and noise errors.
- 6. Refer to Introduction to SAR ADC Front-End Component Selection for an explanation of how to select Rfilt and Cfilt for best settling and AC performance. These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here provide good settling and AC performance for the amplifier and data converter in this example. If the design is modified, select a different RC filter.



#### **Component Selection**

1. Find the gain based on differential input signal and ADC full-scale input range.

$$Gain_{OPA} = \frac{\pm V_{ADC(range)}}{\pm V_{Difln(range)}} = \frac{\pm 10V}{\pm 20V} = 0.5V / V$$

2. Find standard resistor values for differential gain. Use the *Analog Engineer's Calculator* ("Amplifier and Comparator/Find Amplifier Gain" section) to find standard values for Rf/Rg ratio.

$$Gain_{OPA} = rac{R_{
m f}}{R_{
m r}} = rac{5.05 k arOmega}{10.1 k arOmega} = 0$$
 . 5

 Find the amplifier's maximum and minimum input for linear operation (that is, the common mode range of the amplifier, V<sub>cm\_amp</sub>). For this example, the OPA827 is used.

$$V_- + 3V < V_{cm_{opa}} < V_+ - 3V\,$$
 from the OPA827 common mode specification

$$-$$
 12V  $<$  V<sub>cm\_opa</sub>  $<$  12V  $\,$  for  $\,\pm$  15V  $\,$  supplies

 Calculate the maximum common-mode voltage range based on amplifier's input range and previously shown configuration. Refer to the schematic diagram on the first page for better understanding of how V<sub>cm opa</sub>, V<sub>inputCM</sub>, and V<sub>dif</sub> relate to the circuit.

$$V_{cm\_opa} = (V_{InputCM} \pm \frac{V_{dif}}{2}) \cdot (\frac{R_{f}}{R_{f} + R_{g}})$$
$$V_{cm\_opaMin} \cdot (\frac{R_{f} + R_{g}}{R_{f}}) + \frac{V_{dif}}{2} < V_{InputCM} < V_{cm\_opaMax} \cdot (\frac{R_{f} + R_{g}}{R_{f}}) - \frac{V_{dif}}{2}$$

5. Solve the equation for the input common-mode range V<sub>InputCM</sub> for the amplifier. For this example (OPA827), the common mode input can be ±26V with a ±20-V differential input. Using the same method on OPA192 shows a common mode range of ±35V with a ±20-V differential input. Exceeding this common-mode range will distort the signal. Note that this common-mode range was calculated using ±15-V power supplies. The common mode range could be extended by increasing the supply (maximum ±18V).

$$\begin{split} V_{cm\_opaMin} \cdot (\frac{R_{f} + R_{g}}{R_{f}}) + \frac{V_{dit}}{2} < V_{InputCM} < V_{cm\_opaMax} \cdot (\frac{R_{f} + R_{g}}{R_{f}}) - \frac{V_{dit}}{2} \\ (-12V) \cdot (\frac{5.05k\Omega + 10.1k\Omega}{5.05k\Omega}) + \frac{20V}{2} < V_{InputCM} < (12V) \cdot (\frac{5.05k\Omega + 10.1k\Omega}{5.05k\Omega}) - \frac{20V}{2} \\ - 26V < V_{InputCM} < 26V \end{split}$$

 Find the value for Cf that will achieve the desired closed-loop bandwidth. In this example we want approximately 10-kHz bandwidth. Note: if you adjust the bandwidth you will need to verify the charge bucket filter settling (C<sub>filt</sub> and R<sub>filt</sub>) as the closed-loop bandwidth effects settling.

$$C_f = \frac{1}{2 \cdot \pi \cdot F_c} = \frac{1}{2 \cdot \pi \cdot (5.05k\Omega) \cdot (10kHz)} = 3.1nF$$
 or  $3nF$  standard value

7. Find the value for Cfilt and Rfilt using TINA SPICE and the methods described in Introduction to SAR ADC Front-End Component Selection. The value of Rfilt and Cfilt shown in this document will work for these circuits; however, if you use different amplifiers or different gain settings you must use TINA SPICE to find new values.



#### **DC Transfer Characteristics**

The following graph shows a linear output response for inputs from differential –20V to +20V. The fullscale range (FSR) of the ADC falls within the linear range of the op amp. Refer to *Determining a SAR ADC's Linear Range when using Operational Amplifiers* for detailed theory on this subject.



#### **AC Transfer Characteristics**

The bandwidth is simulated to be 10.58kHz and the gain is –6.038dB which is a linear gain of 0.5V/V. See the *Op Amps: Bandwidth 1* video for more details on this subject.





# Transient ADC Input Settling Simulation Highest Sampling rate – 510ksps on ADS8568+OPA827

The following simulation shows settling to a 20-V DC input signal with OPA827. This type of simulation shows that the sample and hold kickback circuit is properly selected to within  $\frac{1}{2}$  of a LSB (152µV). Refer to *Introduction to SAR ADC Front-End Component Selection* for detailed theory on this subject.



# Transient ADC Input Settling Simulation Lower Sampling rate – 200ksps on ADS8568+OPA192

The following simulation shows settling to a 20-V DC input signal with OPA192. This type of simulation shows that the sample and hold kickback circuit is properly selected to within  $\frac{1}{2}$  of a LSB (152 $\mu$ V).





#### **Noise Calculation**

This section demonstrates a full-noise analysis including resistor noise. Also, we look at the noise below  $f_c$  (Noise Gain = 1.5), and the noise above  $f_c$  (noise Gain = 1). In this example, the noise is dominated by wide band amplifier noise so the resistors do not contribute significantly. However, in many cases the resistor noise may be important, so the full noise calculation is provided. Refer to *Calculating the Total Noise for ADC Systems* and *Op Amps: Noise 1* for more detailed theory on this subject.

Bandwidth for feedback loop:

$$f_{c} = \frac{1}{2 \cdot \pi \cdot R_{f} \cdot C_{f}} = \frac{1}{2 \cdot \pi \cdot (5.05 k\Omega) \cdot (3nF)} = 10.6 kHz$$

Noise from OPA827: 3.8nV/rtHz

$$E_{n\_amp1} = e_{n\_827} \cdot \sqrt{K_n \cdot f_c} = (3.8nV / \sqrt{Hz}) \cdot \sqrt{(1.57) \cdot (10.6kHz)} = 490nVrms$$

Thermal noise density from feedback loop ( $R_{f1}$  and  $R_{a1}$ ) and RC non-inverting input ( $R_{f2}$  and  $R_{a2}$ ):

$$\begin{aligned} R_{eq} &= R_{f} || R_{g} = \frac{R_{f} \cdot R_{g}}{R_{f} + R_{g}} = \frac{(5.05k\Omega) \cdot (10.1k\Omega)}{5.05k\Omega + 10.1k\Omega} = 3.37k\Omega \\ e_{n\_feedback} &= \sqrt{4 \cdot K_{n} \cdot T_{K} \cdot R_{eq}} = \sqrt{4 \cdot (1.38 \cdot 10^{-23}) \cdot (298) \cdot (3.37k\Omega)} = 7.4nV / \sqrt{Hz} \\ E_{n\_feedback} &= e_{n\_feedback} \cdot \sqrt{K_{n} \cdot f_{c}} = (7.4nV / \sqrt{Hz}) \cdot \sqrt{(1.57) \cdot (10.6kHz)} = 0.955\mu Vrms \end{aligned}$$

Noise from resistors on the non-inverting input is the same as noise from the feedback resistors.  $E_{n input} = E_{n feedback} = 0.955 \mu Vrms$ 

Total noise (in gain) referred to output of amplifier:

$$\begin{split} E_{n\_below\_fc} &= (G_n) \sqrt{E_{n\_amp1}^2 + E_{n\_feedback}^2 + E_{n\_input}^2} \\ E_{n\_below\_fc} &= (1.5) \sqrt{\left(0.49 \mu V\right)^2 + \left(0.995 \mu V\right)^2 + \left(0.995 \mu V\right)^2} = 2.155 \mu V rms \end{split}$$

Noise above fc is limited by the output filter (cutoff given below):

$$f_{butput} = \frac{1}{2 \cdot \pi \cdot R_{rit} \cdot C_{rit}} = \frac{1}{2 \cdot \pi \cdot (49.9\Omega) \cdot (370pF)} = 8.6MHz$$
$$E_{n\_above\_fc} = e_{n\_827} \cdot \sqrt{K_n \cdot f_{output}} = (2.8nV / \sqrt{Hz}) \cdot \sqrt{(1.57) \cdot (8.6MHz)} = 13.963\mu V$$

Total noise applied to input of the ADC:

$$E_{n\_total} = \sqrt{E_{n\_below\_fc}^2 + E_{n\_above\_fc}^2} = \sqrt{(2.155\mu V)^2 + (13.963\mu V)^2} = 14.128\mu Vrms$$



# **Noise Simulation**



The simulated results compare well with the calculated results (that is, simulated =  $15.88\mu$ Vrms, calculated =  $14.128\mu$ Vrms).



# **Stability Test**

The phase margin for this OPA827 driving circuit is 67.1°, which meets the >45° requirement and is stable. Refer to *Op Amps: Stability 1* for detailed theory explaining stability analysis.





#### **Design Featured Devices**

| Device                 | Key Features                                                                            | Link                       | Similar Devices  |
|------------------------|-----------------------------------------------------------------------------------------|----------------------------|------------------|
| ADS8568 <sup>(1)</sup> | 16-bit, 8 Channel Simultaneous-Sampling, Bipolar-<br>Input SAR ADC                      | www.ti.com/product/ADS8568 | www.ti.com/adcs  |
| OPA827                 | Low-Noise, High-Precision, JFET-Input Operational Amplifier                             | www.ti.com/product/OPA827  | www.ti.com/opamp |
| OPA192                 | High-Voltage, Rail-to-Rail Input/Output, 5µV, 0.2µV/°C, Precision operational amplifier | www.ti.com/product/OPA192  | www.ti.com/opamp |

<sup>(1)</sup> The ADS8568 has integrated a precision voltage reference which can meet most design requirements, but an external REF5050 can be directly connected to the ADS8568 without any additional buffer because the ADS8568 has a built in internal reference buffer for every ADC channel pair. Also, REF5050 has the required low noise and drift for precision SAR applications. C1 is added to balance CMRR (common-mode rejection ratio). Clean analog power supplies are required to achieve best performance specified in the data sheet of the ADC.

#### **Design References**

See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library.

#### Link to Key Files (TINA)

Design files for this circuit – http://www.ti.com/lit/zip/sbac180.

#### **Revision History**

| Revision | Date       | Change                                                                                                           |
|----------|------------|------------------------------------------------------------------------------------------------------------------|
| A        | March 2019 | Downstyle the title and changed title role to 'Data Converters'.<br>Added link to circuit cookbook landing page. |



Analog Engineer's Circuit: Data Converters SBAA244A–February 2018–Revised March 2019

# Circuit to increase input range on an integrated analog front end (AFE) SAR ADC

Cynthia Sosa

| Input         | ADC Input                    | Digital Output                              |
|---------------|------------------------------|---------------------------------------------|
| VinMin = -40V | AIN-xP = -10V, AIN-xGND = 0V | -131072 <sub>10</sub> or 20000 <sub>H</sub> |
| VinMax = 40V  | AIN-xP = 10V, AIN-xGND = 0V  | $131071_{10} \text{ or } 1\text{FFFF}_{H}$  |

| Power Supplies |      |  |
|----------------|------|--|
| AVDD DVDD      |      |  |
| 5V             | 3.3V |  |

# **Design Description**

This cookbook design describes how to expand the input range of a SAR ADC with an integrated analog front end (AFE) and decrease the loss of accuracy by implementing a two-point calibration method. This design uses the ADS8598H at the full scale range of  $\pm 10V$  and expands the accessible input range to  $\pm 40V$ . This allows for a wider input range to be used without extra analog circuitry to step down the voltage; instead a simple voltage divider is used to interact with the AFE of the device to step down the voltage near the device input. A calibration method can be implemented to eliminate any error that could occur.

A similar cookbook design, *Reducing Effects of External RC Filter on Gain and Drift Error for Integrated AFE:* ±10 V, up to 200kHz, 16 bit, explaining how to measure introduced drift from external components can prove to also be helpful in this application. Increasing the input range that the ADC can measure proves useful in end equipment such as: *Data Acquisition Modules*, *Multi Function Relays*, *AC Analog Input Modules*, and *Control Units for Rail Transport*.



# **Specifications**

| Specification | Measured Accuracy Without Calibration | Measured Accuracy With Calibration |  |
|---------------|---------------------------------------|------------------------------------|--|
| ±40V          | 0.726318%                             | 0. 008237%                         |  |

#### **Design Notes**

- Use low-drift resistors to decrease any error introduced due to temperature drift, such as 50 ppm/°C with 1% tolerance or better. Note that as resistor values increase to 1MΩ and beyond, low-drift precision resistors can become more expensive.
- 2. An input filter is frequently required for this configuration. Placing it directly after the large input impedance can cause errors because of the capacitor leakage. If an input filtering capacitor is needed, an alternate schematic is shown in this design.

# **Component Selection**

The internal impedance of the device is  $1M\Omega$ , the external resistor is selected based on the desired extended input range (Vin), in this case ±40V. This external resistor forms a voltage divider with the internal impedance of the device, stepping down the input voltage at the ADC input pins (Vin<sub>ADC</sub>) within the device input range of ±10V.

1. Rearrange the voltage divider equation to solve for the external resistor value. This same equation can later be used to calculate the expected Vin<sub>ADC</sub> value from the input voltage.

$$V_{in_{ADC}} = V_{in} \cdot \frac{R_{in}}{R_{in} + R_{ext}}$$
$$R_{ext} = \frac{V_{in} \cdot R_{in}}{V_{in_{ADC}}} - R_{in}$$

2. Solve for the external resistor value for the desired extended input voltage. Vin = ±40V, Rin = 1M  $\Omega$ 

$$R_{ext} = \frac{40V \cdot 1M\Omega}{10V} - 1M\Omega$$

The input can be extended to a variety of ranges, depending on what external resistor value is used.

| Vin | Rext  |
|-----|-------|
| ±40 | 3ΜΩ   |
| ±30 | 2ΜΩ   |
| ±20 | 1ΜΩ   |
| ±12 | 200kΩ |



#### **Non-Calibrated Measurements**

Different DC input values ranging through the full ±40-V scale were used to measure the ADC voltage input and the accuracy of the measurement. The following equation shows how to calculate the analog voltage read by the ADC. Here the FSR is the system full scale range which is 40V in this case. The factor of 2 is included because this is a bipolar input where the input range is actually ±40V which is a range of 80V. Vout<sub>ADC</sub> for this equation will range  $\pm 40V$ , which corresponds to the system input.

$$V_{out_{ADC}} = Code_{out} \frac{2 \cdot FSR}{2^N}$$

The percent error of the value is calculated using the next equation:

$$Error(\%) = \frac{V_{in_{ADC}} - V_{out_{ADC}}}{V_{in_{ADC}}} \cdot 100$$



#### **Two-Point Calibration**

Calibration can be applied in order to eliminate the reading error introduced by the external resistor. The two-point calibration applies and samples two test signals at 0.25V from the full scale input range within the linear range of the ADC. These sample measurements are then used to calculate the slope and offset of the linear transfer function. Calibration will eliminate both the gain error introduced by the external resistor and the internal device gain error.

1. Apply test signal at -39 V:

| Vmin  | Measured Code |
|-------|---------------|
| –39 V | -128689       |

2. Apply test signal at 39 V:

| Vmax | Measured Code |
|------|---------------|
| 39 V | 128701        |

3. Calculate slope and offset calibration coefficients:

$$Error(\%) = \frac{V_{in_{ADC}} - V_{out_{ADC}}}{V_{in_{ADC}}} \cdot 100$$
$$m = \frac{Code_{max} - Code_{min}}{V_{max} - V_{min}} = \frac{128701 - (-128689)}{39V - (-39V)} = 3299.872$$
$$b = Code_{min} - m \cdot V_{min} = -128689 - 3299.872 \cdot (-39V) = 6.008$$

4. Apply calibration coefficients to all subsequent measurements:  $V = \frac{Code - b}{128701 - 6.008} = 38.999$ 

$$v_{\text{in Calibrate}} = \frac{1}{m} = \frac{38.99}{3299.872} = 38.99$$

# **Two-Point Calibration Measurements**

**Calibration Coefficients** 

m = 3299.872; b = 6.008

When calibration is applied the readings error is dramatically reduced.





#### **Alternate Schematic With Filter Capacitor**

Due to the high-value resistors used, introducing a capacitor would lead to significant impact in readings, such as increase drift experienced. This is because of the capacitor leakage. This leakage will vary over time and temperature and will generate errors that are difficult to calibrate out. If an input filter is needed, the alternate schematic can be used to implement it. The capacitor is placed with a balanced resistor-capacitor filter before the external resistors in relation to the input signal.



#### Alternate Schematic With Filter Capacitor - Component Selection

External anti-aliasing RC filters reduce noise and protect from electrical overstress. A balanced RC filter configuration is required for better common-mode noise rejection; matching external resistors are added to both the negative and positive input paths. These external resistors should also be low-drift resistors as stated in the *Design Notes*.

1. Choose a value of R based on the desired cutoff frequency. This example uses a cutoff frequency of 320Hz, and a resistor value of  $10k\Omega$ .

$$R = 10k\Omega$$

2. Select C<sub>FIL</sub>

$$C_{\mathsf{FIL}} = \frac{1}{2 \cdot \pi \cdot f_c \cdot 2 \cdot \mathsf{R}} = \frac{1}{2 \cdot \pi \cdot 320 \mathsf{Hz} \cdot 2 \cdot 10 \, \mathsf{k}\Omega} = 24.8 \mathsf{nF}$$

Nearest standard capacitor value available, C<sub>FIL</sub>= 24 nF

#### **Design Featured Devices**

| Device   | Key Features                                                                                 | Link                        | Similar Devices |
|----------|----------------------------------------------------------------------------------------------|-----------------------------|-----------------|
| ADS8598H | 18-bit high-speed 8-channel simultaneous-sampling ADC With bipolar inputs on a single supply | www.ti.com/product/ADS8598H | www.ti.com/adcs |

#### **Design References**

See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library.

# **Revision History**

| Revision | Date       | Change                                                                                                           |  |
|----------|------------|------------------------------------------------------------------------------------------------------------------|--|
| A        | March 2019 | Downstyle the title and changed title role to 'Data Converters'.<br>Added link to circuit cookbook landing page. |  |



Analog Engineer's Circuit: Data Converters SBAA337-December 2018

# High common-mode differential input voltage to ±10-V ADC input circuit

Aaron Estrada

| Input                | ADC Input      | Digital Output ADS8688 |
|----------------------|----------------|------------------------|
| VinDiffMin = -10.24V | CH_x = -10.24V | 0000 <sub>H</sub>      |
| VinDiffMax = +10.24V | CH_x = +10.24V | FFFF <sub>H</sub>      |

| Power Supplies |      |      |      |
|----------------|------|------|------|
| AVDD           | DVDD | AGND | DGND |
| 5.0V           | 3.3V | GND  | GND  |

#### **Design Description**

The purpose of this cookbook is to demonstrate the advantages and disadvantages of using difference amplifiers or instrumentation amplifiers to translate a signal with a high common mode voltage (Vcm) to a level that the ADS86XX family can accept. The ADS86XX family **cannot** support a high Vcm so using a difference or instrumentation amplifier to drive the ADC solves this issue. The INA828 device is an instrumentation amplifier with very high input impedance (100G $\Omega$ ), excellent DC precision, and low noise. The INA828 can accept common-mode signals in the range of its supply voltage (±15V). The INA149 device is a unity-gain difference amplifier with a high input common-mode voltage range of up to ±275V, but the input impedance is lower than the INA828 device (differential = 800k $\Omega$ , common mode = 200k $\Omega$ ). The ADS86XX family of ADCs has an integrated analog front end (AFE) and multiplexer which makes it an ideal candidate for a PLC (analog input module), protection relay, grid automation, and other various industrial applications.



# Specifications

| Specification                       | Calculated | Simulated | Measured |
|-------------------------------------|------------|-----------|----------|
| INA149 Common-Mode<br>Voltage (VCM) | 275V       | 275V      | 275V     |
| INA828 Common-Mode<br>Voltage (VCM) | 8.38V      | 8.38V     | 7.5V     |
| INA149 Integrated Noise             | 487µV      | 487.3µV   | 488µV    |
| INA828 Integrated Noise             | 150µV      | 150µV     | 154µV    |

#### **Design Notes**

- 1. The ADS86XX family of HV SAR ADCs was selected because of the integrated analog front end and multiplexer. The integrated AFE eliminates the use of extra components to drive the ADC.
- 2. The INA149 device was selected to provide a very high common-mode voltage (Vcm = ±275V).
- 3. Comparing the INA828 device to the INA149 shows that the INA828 device has high input impedance  $(100G\Omega)$ , and the INA149 device has lower input impedance (differential =  $800k\Omega$ , common mode =  $200k\Omega$ ). Also, the INA149 device has very wide common mode (Vcm =  $\pm 275V$ ) but the INA828 common mode range is limited to the supply range (for example,  $\pm 15V$ ). In cases where high input impedance is required, the INA828 device can be used, but be careful to not violate common-mode range. Note that high input impedance is important when the sensor output impedance is high as this will create a voltage divider effect and introduce error.
- 4. In this example, the input signal is ±10.24V. Therefore, resistor Rg is not needed in order to set the Gain = 1 for the INA828 device. If the input signal is smaller, use the appropriate resistor value to set the gain with a proper reference voltage on reference pin to achieve an input swing that matches the input range of the ADC.
- 5. Check the common mode range of the instrumentation amplifier using the Common-Mode Input Range Calculator for Instrumentation Amplifiers software tool.
- 6. If gain is required, use 0.1% 20ppm/°C film resistors or better for the gain setting resistor (Rg) to achieve best gain accuracy and low gain drift.



# **Component Selection**

- The ADS86XX can accept a single-ended input signal of ±10.24V. In this example, the input signal is ±10.24V so no external gain set resistor is required for the INA828 device. The INA149 device is a unity gain difference amplifier so no extra components are necessary.
- 2. The INA828 reference voltage input is used to shift inputs to match the input range of the ADC. In this example, the ADC input range is symmetrical so the reference pin is grounded.
- 3. Determine if the INA828 device is violating the common-mode range by using the Common-Mode Input Range Calculator for Instrumentation amplifiers. In this example, the INA828 device shows that you can achieve a maximum VCM of 8.38V with ±15V supplies, Gain = 1, and Vref = 0V.





# **DC Transfer Characteristics**

The following graphs show a linear output response for the INA149 device. The input range of the ADC is  $\pm 10.24V$  so the amplifier is linear well beyond the range the ADC requires. Refer to Determining a SAR ADC's Linear Range when using instrumentation amplifiers for detailed theory on this subject.



# **AC Transfer Characteristics**

The simulated bandwidth for the INA149 device is 505kHz at gain = 1V/V, or 0dB. The simulated bandwidth for the INA828 device is 1.78MHz at a gain of 0dB. Both of the simulated bandwidths closely match their respective data sheets. See *Amplifier Bandwidth Video Series* for more details on this subject.





#### **Transient ADC Input Settling Simulation**

The INA149 device was simulated with a  $\pm 10.24$ -V differential input and a 275-V common-mode voltage. The following TINA simulation shows the differential input as well as the single-ended output for the INA149 device. The device has no issue with a common-mode voltage of 200V.



The INA828 device was simulated with a  $\pm 10.24$ -V differential input and a 7.75-V common-mode voltage. The following TINA simulation shows the differential input as well as the single-ended output for the INA828 device.





#### **Noise Simulation**

The section provides simplified noise calculations for the INA149 and INA828 devices. The simulated results closely match the calculated results. Refer to Op Amps: Noise 4 for detailed theory on amplifier noise calculations, and Calculating Total Noise for ADC Systems for data converter noise.

INA149 integrated noise :  

$$E_{nINA149} = e_{ni}\sqrt{f_c \cdot K_n} = (550 \text{ NV} / \sqrt{\text{Hz}})\sqrt{505 \text{ kHz} \cdot 1.57} = 489 \,\mu\text{V}_{RMS}$$
  
INA828 integrated noise :  
 $E_{nINA828} = \text{Gain}\sqrt{e_{ni}^2 + e_{no}^2}\sqrt{f_c \cdot K_n} = (1)\sqrt{(7 \text{ nV} / \sqrt{\text{Hz}})^2 + (90 \text{ nV} / \sqrt{\text{Hz}})^2}\sqrt{1.78 \text{ MHz} \cdot 1.57} = 151 \,\mu\text{V}_{RMS}$ 

The ADS8688 device has an internal second-order 15-kHz LPF. This filter will reduce the noise from the instrumentation amplifiers significantly.





# **Design Featured Devices**

| Device  | Key Features                                                                            | Link                              | Other Possible Devices                                                           |
|---------|-----------------------------------------------------------------------------------------|-----------------------------------|----------------------------------------------------------------------------------|
| ADS86XX | 16-Bit Resolution, 4-,8-Channel MUX, SPI, 500ksps sample rate, on-chip 4.096V Reference | http://www.ti.com/product/ADS8688 | http://www.ti.com/adcs                                                           |
| INA149  | 500kHz BW, Very High VCM, excellent nonlinearity                                        | http://www.ti.com/product/INA149  | http://www.ti.com/amplifier-circuit/op-<br>amps/fully-differential/overview.html |
| INA828  | 2MHz BW, Low Power12nV/√Hz noise                                                        | http://www.ti.com/product/INA828  | http://www.ti.com/inas                                                           |

# **Design References**

See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library.

# Link to Key Files

TINA source files - http://www.ti.com/lit/zip/sbac224.



Analog Engineer's Circuit: Data Converters SBAA243-December 2017

# High-current battery monitor circuit: 0–10 A, 0–10 kHz, 18 bit

Luis Chioye

| Sense Resistor Current  | INA Out, Amplifier Input | ADC Input               | Digital Output ADS8910B                                                          |
|-------------------------|--------------------------|-------------------------|----------------------------------------------------------------------------------|
| $MinCurrent = \pm 50mA$ | $Out = \pm 10mV$         | VoutDif = $\pm 21.3$ mV | $233_{H} 563_{10}$ , $3FDCB_{H} - 564_{0}$                                       |
| MaxCurrent = +10A       | $Out = \pm 2V$           | VoutDif = $\pm 4.3V$    | 1B851 <sup>H</sup> 112722 <sub>10</sub> 247AE <sub>H</sub> -112722 <sub>10</sub> |

| Supply and Reference                                               |     |      |      |
|--------------------------------------------------------------------|-----|------|------|
| Vs                                                                 | Vee | Vref | Vcm  |
| 5.3 V <vs <5.5v<="" td=""><td>0V</td><td>5V</td><td>2.5V</td></vs> | 0V  | 5V   | 2.5V |

# **Design Description**

This single-supply current sensing solution can measure a current signal in the range of  $\pm 50$  mA to  $\pm 10$  A across a shunt resistor. The current sense amplifier can measure shunt resistors over a wide commonmode voltage range from 0V to 75V. A fully differential amplifier (FDA) performs the single-ended to differential conversion and drives the SAR ADC differential input scale of  $\pm 5V$  at full data rate of 1MSPS. The values in the *component selection* section can be adjusted to allow for different current levels.

This circuit implementation is applicable in accurate voltage measurement applications such as Battery Maintenance Systems, Battery Analyzers, *Battery Testing Equipment*, *ATE*, and Remote Radio Units (RRU) in wireless base stations.


# **Specifications:**

| Error Analysis               | Calculated    | Simulated   | Measured  |
|------------------------------|---------------|-------------|-----------|
| Transient ADC Input Settling | > 1LSB > 38µV | 6.6µV       | N/A       |
| Noise (at ADC Input)         | 221.8µV rms   | 207.3µV rms | 227µV rms |
| Bandwidth                    | 10.6kHz       | 10.71kHz    | 10.71kHz  |

# **Design Notes**

- 1. Determine the shunt sense resistor value and select the current sense amplifier based on the input current range and input common mode voltage requirements. This is covered in the *component selection* section.
- 2. Determine the fully differential amplifier gain based on the current sense amplifier output, the ADC fullscale range input and the output swing specifications of the fully differential amplifier. This is covered in the *component selection* section.
- 3. Select COG capacitors to minimize distortion.
- 4. Use 0.1% 20ppm/°C film resistors or better for good accuracy, low gain drift, and to minimize distortion.
- 5. The TI Precision Labs training video series covers methods for error analysis. Review the following links for methods to minimize gain, offset, drift, and noise errors: *Error and Noise*.
- 6. The *TI Precision Labs ADCs* training video series covers methods for selecting the charge bucket circuit R<sub>filt</sub> and C<sub>filt</sub>. These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here will give good settling and ac performance for the amplifier, gain settings, and data converter in this example. If the design is modified, select a different RC filter. Refer to *Introduction to SAR ADC Front-End Component Selection* for an explanation of how to select the RC filter for best settling and ac performance.



# **Component Selection for Current Sense Circuit**

1. Choose the Rsense resistor and find the gain for the current sense amplifier (bidirectional current).

$$\begin{split} \mathsf{R}_{\mathsf{sh}} &= \frac{\mathsf{V}_{\mathsf{sh}(\mathsf{max})}}{\mathsf{I}_{\mathsf{load}(\mathsf{max})}} = \frac{100\mathsf{mV}}{10\mathsf{A}} = 0.01\Omega \\ &\pm \mathsf{V}_{\mathsf{out}(\mathsf{range})} = \pm \frac{\mathsf{V}_{\mathsf{REF}}}{2} = \pm \frac{5\mathsf{V}}{2} = \pm 2.5\mathsf{V} \\ \mathsf{G}_{\mathsf{INA}} &= \frac{\pm \mathsf{V}_{\mathsf{out}(\mathsf{range})}}{\mathsf{I}_{\mathsf{load}(\mathsf{max})} \cdot \mathsf{R}_{\mathsf{sh}}} = \frac{\pm 2.5\mathsf{V}}{10\mathsf{A} \cdot 0.01\Omega} = 2\mathsf{5V} \ / \ \mathsf{V} \end{split}$$

2. Calculate the current sense amplifier output range.

$$\begin{split} V_{\text{ina\_outmax}} &= G_{\text{INA}} \cdot (I_{\text{load}(\text{max})} \cdot R_{\text{sh}}) + \frac{V_{\text{ref}}}{2} = (20V \ / \ V) \cdot (10A \times 0 \ . \ 01\Omega) + \frac{5V}{2} = 4 \ . \ 5V \\ V_{\text{ina\_outmax}} &= G_{\text{INA}} \cdot (I_{\text{load}(\text{max})} \cdot R_{\text{sh}}) + \frac{V_{\text{ref}}}{2} = (20V \ / \ V) \cdot (-10A \cdot 0 \ . \ 01\Omega) + \frac{5V}{2} = 0 \ . \ 5V \end{split}$$

3. Find ADC full-scale input range and results from step 3.

 $ADC_{Full-Scale Range} = \pm V_{REF} = \pm 5V$ 

4. Find FDA maximum and minimum output for linear operation.  $0.23V < V_{out} < 4.77V$  from THS4551 output low / high specification for linear operation  $V_{out EDA max} = 4.77V - 0.23V = 4.54V$  Differential max output

$$V_{out_{FDA_{min}}} = -V_{out_{FDA_{max}}} = -4.54V$$
 Differential min output

- 5. Find differential gain based on ADC full-scale input range, FDA output range and results from step 3.  $Gain = \frac{V_{out,FDA\_max} - V_{out,FDA\_min}}{V_{INA\_outmax} - V_{INA\_outmax}} = \frac{4.54V - (-4.54V)}{4.5V - 0.5V} = 2.77V / V$ Gain ≈ 2.15V / V for margin
- 6. Find standard resistor values for differential gain.

$$\begin{split} \text{Gain}_{\text{FDA}} &= \frac{R_{\text{f}}}{R_{g}} = 2 \text{ . } 15 \text{V} \ / \ \text{V} \\ \frac{R_{\text{f}}}{R_{g}} &= 2 \text{ . } 15 \text{V} \ / \ \text{V} = \frac{2.15 \text{k}\Omega}{1.00 \text{k}\Omega} = 2 \text{ . } 15 \text{V} \ / \ \text{V} \end{split}$$

7. Find  $R_{fINA}$ ,  $C_{fINA}$  for cutoff frequency.

$$\begin{split} C_{fINA} &= \frac{1}{2 \cdot \pi \cdot f_c \cdot R_{fINA}} = \frac{1}{2 \cdot \pi \cdot 10 k H z \cdot 10 k \Omega} = 1.591 nF \text{ or } 1.5nF \text{ for standard value} \\ f_{fina} &= \frac{1}{2 \cdot \pi \cdot C_{fINA} \cdot R_f} = \frac{1}{2 \cdot \pi \cdot 1.5nF \cdot 10 k \Omega} = 10.6 kHz \end{split}$$

# **Fully Differential DC Transfer Characteristics**

The following graph shows a linear output response for inputs from -10A to +10A.



# **AC Transfer Characteristics**

The bandwidth is simulated to be 10.5kHz and the gain is 32.66dB which is a linear gain of 43V/V (G =  $20 \cdot 2.15$ V/V).





# **Noise Simulation**

The following simplified noise calculation is provided for a rough estimate. Since the current sense amplifier INA240 is the dominant source of noise, the noise contribution of the OPA320 buffers and THS4521 is omitted in the noise estimate. We neglect resistor noise in this calculation as it is attenuated for frequencies greater than 10.6kHz.

$$\begin{split} f_c &= \frac{1}{2\pi \cdot R_{fINA} \cdot C_{fINA}} = \frac{1}{2\pi \cdot 10 k \Omega^{-} 1.5 n F} = 10.6 kHz \\ E_{nINA240} &= e_{nINA240} \cdot G_{INA} \cdot \sqrt{K_n \cdot f_c} = (40 n V \ / \ \sqrt{Hz}) \cdot (20 V \ / \ V) \cdot \sqrt{1.57 \cdot 10.6 kHz} = 103.2 \mu V \\ E_{nADCIN} &= E_{nINA240} \cdot G_{FDA} = (103.2 \mu V rms) \cdot (2.15 V \ / \ V) = 221.8 \mu V rms \end{split}$$

Note that calculated and simulated match well. Refer to *Op Amps: Noise 4* for detailed theory on amplifier noise calculations, and *Calculating Total Noise for ADC Systems* for data converter noise.



# **Transient ADC Input Settling Simulation**

The following simulation shows settling to a 10-A DC input signal (ADC differential input signal +4.3V). This type of simulation shows that the sample and hold kickback circuit is properly selected. Refer to *Final SAR ADC Drive Simulations* for detailed theory on this subject.



# **Design Featured Devices:**

| Device                  | Key Features                                                                                                                        | Link                            | Similar Devices  |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------------------|
| ADS8910B <sup>(1)</sup> | 18-bit resolution, 1-Msps sample rate, integrated reference buffer, fully differential input, Vref input range $2.5 V$ to $5 V$     | www.ti.com/product/ADS8910<br>B | www.ti.com/adcs  |
| INA240                  | High- and low-Side, bi-directional, zero-drift current sense amp,<br>GainError = 0.20%, Gain = 20V/V, wide common-mode = -4V to 80V | www.ti.com/product/INA240       | www.ti.com/inas  |
| THS4551                 | Fully differential amplifier (FDA), 150-MHz bandwidth, Rail-to-Rail output, VosDriftMax = 1.8 $\mu V/^{\circ}C,~e_n$ = 3.3 nV/rtHz  | www.ti.com/product/THS4551      | www.ti.com/opamp |
| OPA320                  | 20-MHz bandwidth, Rail-to-Rail with zero crossover distortion, VosMax = 150 $\mu V,$ VosDriftMax = 5 $\mu V/C,$ $e_n$ = 7 nV/rtHz   | www.ti.com/product/OPA320       | www.ti.com/opamp |
| REF5050                 | 3 ppm/°C drift, 0.05% initial accuracy, 4 µVpp/V noise                                                                              | www.ti.com/product/REF5050      | www.ti.com/vref  |

<sup>(1)</sup> The REF5050 can be directly connected to the ADS8910B without any buffer because the ADS8910B has a built in internal reference buffer. Also, the REF5050 has the required low noise and drift for precision SAR applications. The INA240 offers high common-mode range and low gain error in current sensing solutions. The THS4551 is commonly used in high-speed precision fully differential SAR applications as it has sufficient bandwidth to settle to charge kickback transients from the ADC input sampling. The OPA320 is required to isolate the INA240 from any residual charge kickback at the inputs of the FDA..

#### **Design References**

See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library.

# Link to Key Files

ADS8900B Design File – http://www.ti.com/lit/zip/sbam340.



Analog Engineer's Circuit: Data Converters SBAA267A–February 2018–Revised March 2019

# High-input impedance, true differential, analog front end (AFE) attenuator circuit for SAR ADCs

Luis Chioye

| Input Voltage (OPA197 Buffers)                       | THS4551 Output, ADC Input                              | ADS8912B Digital Output                  |
|------------------------------------------------------|--------------------------------------------------------|------------------------------------------|
| VinP = -12V, $VinN = +12V$ , $VinMin$ (Dif) = $-24V$ | VoutDif = $-4.00V$ , VoutP = $0.25V$ , VoutN = $4.25V$ | 238E3 <sub>H</sub> -116509 <sub>10</sub> |
| VinP = +12V, $VinN = -12V$ , $VinMax$ (Dif) = +24V   | VoutDif = +4.0V, VoutP = 4.25V, VoutN = 0.25V          | 1C71C <sub>H</sub> +116508 <sub>10</sub> |

| Supplies and Reference |      |       |     |       |      |
|------------------------|------|-------|-----|-------|------|
| HVDD                   | HVSS | Vcc   | Vee | Vref  | Vcm  |
| +15V                   | –15V | +5.0V | 0V  | +4.5V | 2.5V |

# **Design Description**

This analog front end (AFE) and SAR ADC data acquisition solution can measure true differential voltage signals in the range of  $\pm 24V$  (or absolute input range VinP =  $\pm 12V$ , VinN =  $\pm 12V$ ) offering high-input impedance supporting data rates up to 500ksps with 18-bit resolution. A precision, 36-V rail-to-rail amplifier with low-input bias current is used to buffer the inputs of a fully-differential amplifier (FDA). The FDA attenuates and shifts the signal to the differential voltage and common-mode voltage range of the SAR ADC. The values in the *component selection* section can be adjusted to allow for different input voltage levels.

This circuit implementation is used in accurate measurement of true differential voltage in *Application-Specific Test Equipment*, *Data Acquisition (DAQ) cards*, and *Analog Input Modules* used in *Programmable Automation Control (PAC)*, *Discrete Control System (DCS)*, and *Programmable Logic Control (PLC)* applications.



#### **Specifications**

| Specification                          | Goal                | Calculated            | Simulated             |
|----------------------------------------|---------------------|-----------------------|-----------------------|
| Transient ADC Input Settling (500ksps) | << 1 LSB; << 34µV   | N/A                   | 0.5µV                 |
| Noise (at ADC Input)                   | 10µV <sub>RMS</sub> | 9.28μV <sub>RMS</sub> | 9.76µV <sub>RMS</sub> |
| Bandwidth                              | 1.25MHz             | 1.25MHz               | 1.1MHz                |

### **Design Notes**

- 1. Verify the linear range of the op amp (buffer) based on the common mode, output swing specification for linear operation. This is covered in the *component selection* section. Select an amplifier with low input bias current.
- 2. Find ADC full-scale range and common-mode range specifications. This is covered in the *component selection*.
- 3. Determine the required attenuation for the FDA based on the input signal amplitude, the ADC full-scale range and the output swing specifications of the FDA. This is covered in the *component selection* section.
- 4. Select COG capacitors to minimize distortion.
- 5. Use 0.1% 20ppm/°C film resistors or better for good accuracy, low gain drift, and to minimize distortion.
- 6. Understanding and Calibrating the Offset and Gain for ADC Systems covers methods for error analysis. Review the link for methods to minimize gain, offset, drift, and noise errors
- 7. Introduction to SAR ADC Front-End Component Selection covers methods for selecting the charge bucket circuit Rfilt and Cfilt. These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here will give good settling and AC performance for the amplifier, gain settings, and data converter in this example. If the design is modified, a different RC filter must be selected. Refer to the *Precision Labs* videos for an explanation of how to select the RC filter for best settling and AC performance.

# Component Selection and Settings for Buffer Amplifier and FDA

1. Verify the buffer amplifier input range for linear operation:

Select Supplies (V -) = -15V, (V+) = +15V to allow VinP = ±12V VinN = ±12V range

 $(V -) - 0.1V < V_{cm} < (V+) - 3V$  from OPA197 common-mode voltage specification

-15.1V < V<sub>cm</sub> < +12V allows required ±12V input voltage range

- 2. Verify the buffer amplifier output range for linear operation:  $(V -) + 0.6V < V_{out} < (V +) - 0.6V$  from OPA197 AoI specification for linear operation -14.4V < V<sub>out</sub> < 14.4V allows required ±12V output voltage range
- 3. Find ADC full-scale input range. In this circuit,  $V_{REF} = 4.5V$ :  $ADC_{Full-Scale Range} = \pm V_{REF} = \pm 4.5V$  from ADS8910B data sheet
- 4. Find the required ADC common-mode voltage:

$$V_{CM} = \frac{+V_{REF}}{2} = +2.25V$$
 from ADS8910B data sheet, therefore set FDA VCOM = 2.25V

- 5. Find FDA absolute output voltage range for linear operation: 0.23 < V<sub>out</sub> < 4.77V from THS4551 output low / high specification for linear operation However, the positive range is limited by  $ADC_{Full-Scale Range} = \pm 4.5V$ , therefore  $0.23V < V_{out} < 4.5V$  where  $V_{outMin} = 0.23V$ ,  $V_{outMax} = 4.5V$
- 6. Find FDA differential output voltage range for linear operation. The general output voltage equations for this circuit follow:

$$V_{\text{outMin}} = \frac{V_{\text{outDifMin}}}{2} + V_{\text{cm}} \text{ and } V_{\text{outMax}} = \frac{V_{\text{outDifMax}}}{2} + V_{\text{cm}}$$

Re - arrange the equations and solve for  $V_{outDifMin}$  and  $V_{outDifMax}$ .

Find maximum differential output voltage range based on worst case :

$$V_{outDifMax} = 2 \times V_{outMax} - 2 \times V_{cm} = 2 \times (4.5 \text{V}) - 2 \times (2.25 \text{V}) = 4.5 \text{V}$$
$$V_{outDifMin} = 2 \times V_{outMin} - 2 \times V_{cm} = 2 \times (0.23 \text{V}) - 2 \times (2.5 \text{V}) = -4.04 \text{V}$$
Based on combined worst case, choose  $V_{outDifMin} = -4.04 \text{V}$  and  $V_{outDifMax} = +4.04 \text{V}$ 

7. Find the FDA differential input voltage range:

$$\begin{split} V_{inDifMax} &= V_{inPmax} - V_{inNmin} = +12V - (-12V) = +24V \\ V_{inDifMin} &= V_{inPmin} - V_{inNmax} = -12V - (+12V) = -24V \end{split}$$

8. Find FDA required attenuation ratio:

G

$$ain_{FDA} = \frac{V_{outDifMax} - V_{outDifMin}}{V_{inDifMax} - V_{inDifMin}} = \frac{(+4.04V) - (-4.04V)}{(+24V) - (-24V)} = 0.166 \frac{V}{V} \approx \frac{1}{6} \frac{V}{V}$$

9. Find standard resistor values to set the attenuation:

$$Gain_{FDA} = \frac{R_{f}}{R_{g}} = \frac{1}{6} V / V \Rightarrow \frac{R_{g}}{R_{f}} = \frac{1.00k}{6.04k} = \frac{1}{6.04} V / V$$

10. Find C<sub>f</sub> for cutoff frequency  $f_c$ , R<sub>fINA</sub> = 1k $\Omega$ :

$$C_f = \frac{1}{2 \cdot \pi \cdot f_c \cdot R_{fINA}} = \frac{1}{2 \cdot \pi \cdot (1.25 \text{MHz}) \cdot (1 \text{k} \Omega)} = 127 \text{pF or } 120 \text{pF standard value}$$

# **DC Transfer Characteristics**

The following graph shows a linear output response for differential inputs from +24V to -24V.



# **AC Transfer Characteristics**

The simulated bandwidth is approximately 1.1MHz and the gain is -15.62dB which is a linear gain of approximately 0.166V/V (attenuation ratio 6.04V/V).





# **Noise Simulation**

Simplified Noise calculation for rough estimate:

$$f_{c} = \frac{1}{2 \cdot \pi \cdot R_{f} \cdot C_{f}} = \frac{1}{2 \cdot \pi \cdot (1 k\Omega) \cdot (120 pF)} = 1.33 MHz$$
Noise contribution of OPA197 buffer referred to ADC input
$$E_{nOPA197} = e_{nOPA197} \cdot \sqrt{K_{n} \cdot f_{c}} \cdot Gain_{FDA}$$

$$E_{nOPA197} = (5.5 nV / \sqrt{Hz}) \cdot \sqrt{1.57 \cdot 1.33 MHz} \cdot 0.166 V / V = 1.319 \mu V_{RMS}$$
Noise of THS4551 FDA referred to ADC input
Noise gain : NG = 1+R\_{f} / R\_{g} = 1+\frac{1.00 k}{6.04 k} = 1.166 V / V
$$e_{nOFDA} = \sqrt{(e_{nFDA} \cdot NG)^{2} + 2(i_{nFDA} \cdot R_{f})^{2} + 2(4 kTR_{f} \cdot NG)}$$

$$e_{nOFDA} = \sqrt{(3.4 nV / \sqrt{Hz} \cdot 1.166 V / V)^{2} + 2(0.5 pA / \sqrt{Hz} \cdot 1 k\Omega)^{2} + 2(16.56 \cdot 10^{-18} \cdot 1.166 V / V)}$$

$$e_{nOFDA} = 7.4 nV / \sqrt{Hz}$$
Total Noise =  $\sqrt{E_{nFDA}^{2} + E_{nOPA197}^{2}} = \sqrt{(9.28 \mu V_{RMS})^{2} + (1.32 \mu V_{RMS})^{2}} = 9.37 \mu V_{RMS}$ 

Note that calculated and simulated match well. Refer to Calculating the Total Noise for ADC Systems for detailed theory on this subject.





#### **Stability Simulation**

The following circuit is used in TINA to measure loop gain and verify phase margin using AC transfer analysis in TINA. Resistors  $R_{ISO} = 10\Omega$  are used inside the feedback loop to increase phase margin. The circuit has 45 degrees of phase margin. Refer to *TI Precision Labs - Op Amps: Stability 4* for detailed theory on this subject.



![](_page_47_Picture_0.jpeg)

# **Transient ADC Input Settling Simulation**

The following simulation shows settling to a 24-V DC differential input signal with the OPA197 buffers inputs set at +12V and -12V. This type of simulation shows that the sample and hold kickback circuit is properly selected. Refer to *Refine the Rfilt and Cfilt Values* for detailed theory on this subject.

![](_page_47_Figure_4.jpeg)

# **Design Featured Devices**

| Device                  | Key Features                                                                                                                            | Link                        | Similar Devices       |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------|
| ADS8912B <sup>(1)</sup> | 18-bit resolution, 500-ksps sample rate, integrated reference buffer, fully-<br>differential input, Vref input range 2.5V to 5V.        | www.ti.com/product/ADS8912B | www.ti.com/adcs       |
| THS4551                 | FDA, 150-MHz bandwidth, Rail-to-Rail Output, VosDriftMax = $1.8\mu V/^{\circ}C,~e_n$ = $3.3nV/rtHz$                                     | www.ti.com/product/THS4551  | www.ti.com/opamp      |
| OPA197                  | 36V, 10-MHz bandwidth, Rail-to-Rail Input/Output, VosMax = $\pm 250 \mu$ V, VosDriftMax = $\pm 2.5 \mu$ V/°C, bias current = $\pm 5$ pA | www.ti.com/product/OPA197   | www.ti.com/opamp      |
| REF5045                 | VREF = 4.5V, 3 ppm/°C drift, 0.05% initial accuracy, 4µVpp/V noise                                                                      | www.ti.com/product/REF5045  | www.ti.com/voltageref |

(1) The REF5045 can be directly connected to the ADS8912B without any buffer because the ADS8912B has a built in internal reference buffer. Also, the REF5045 has the required low noise and drift for precision SAR applications. The THS4551 provides the attenuation and common-mode level shifting to the voltage range of the SAR ADC. In addition, this FDA is commonly used in high-speed precision fullydifferential SAR applications as it has sufficient bandwidth to settle to charge kickback transients from the ADC input sampling. The OPA197 is a 36-V operational amplifier that provides a very high input impedance front end, buffering the FDA inputs

#### **Design References**

See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library.

#### Link to Key Files

Source files for this design - http://www.ti.com/lit/zip/sbac183.

#### **Revision History**

| Revision | Date       | Change                                                                                                           |
|----------|------------|------------------------------------------------------------------------------------------------------------------|
| А        | March 2019 | Downstyle the title and changed title role to 'Data Converters'.<br>Added link to circuit cookbook landing page. |

![](_page_49_Picture_0.jpeg)

Analog Engineer's Circuit: Data Converters SBAA242A-December 2017-Revised January 2019

# High-voltage battery monitor circuit: ±20V, 0–10kHz, 18-bit fully differential

Bryan McKay, Arthur Kay

| Input          | ADC Inp                        | ut                 | Digital Output ADS8910                     |  |
|----------------|--------------------------------|--------------------|--------------------------------------------|--|
| VinMin = -20V  | VoutDif = $4.8V$ , VoutP = $4$ | 4.9V, VoutN = 0.1V | 1EB85 <sub>H</sub> or 125829 <sub>10</sub> |  |
| VinMax = 20V   | VoutDif = $-4.8V$ , VoutP =    | 0.1V, VoutN = 4.9V | 2147B $_{\rm H}$ or –125829 $_{10}$        |  |
| Power Supplies |                                |                    |                                            |  |
| Vcc            | Vee                            | Vref               | Vcm                                        |  |
| 5.3 V          | 0 V                            | 5 V                | 2.5 V                                      |  |

# **Design Description**

This design translates an input bipolar signal of  $\pm 20V$  into a fully differential ADC differential input scale of  $\pm 4.8V$ , which is within the output linear operation of amplifiers. The values in the *component selection* section can be adjusted to allow for different input voltage levels.

This circuit implementation is applicable in accurate voltage measurement applications such as Battery Maintenance Systems, Battery Analyzers, *Battery Testing Equipment*, *ATE*, and Remote Radio Units (RRU) in wireless base stations.

![](_page_49_Figure_8.jpeg)

# **Specifications**

| Specification                | Calculated       | Simulated   | Measured   |
|------------------------------|------------------|-------------|------------|
| Transient ADC Input Settling | < 0.5LSB or 19µV | 6.6µV       | N/A        |
| Noise                        | 20.7µV rms       | 20.65µV rms | 30.8µV rms |
| Bandwidth                    | 10.2kHz          | 10.4kHz     | 10.4kHz    |

# **Design Notes**

- 1. Determine the linear range of the op amp based on common mode, output swing, and linear open-loop gain specification. This is covered in the *component selection* section.
- 2. For capacitors in the signal path, select COG type to minimize distortion. In this circuit Cf1, Cf2, Cf3, Cf4, Cfilt1, and Cfilt2 need to be COG type.
- 3. Use 0.1% 20ppm/°C film resistors or better for good gain drift and to minimize distortion.
- 4. Precision labs video series covers methods for error analysis. Review the *Statistics Behind Error Analysis* for methods to minimize gain, offset, drift, and noise errors.
- 5. The *TI Precision Labs ADCs* training video series covers methods for selecting the charge bucket circuit R<sub>filt</sub> and C<sub>filt</sub>. These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here will give good settling and AC performance for the amplifier, gain settings, and data converter in this example. If the design is modified, select a different RC filter. Refer to *Introduction to SAR ADC Front-End Component Selection* for an explanation of how to select the RC filter for best settling and AC performance.

![](_page_51_Picture_0.jpeg)

# **Component Selection**

1. The general equation for this circuit.

$$\begin{split} V_{\text{outMinOpa}} &= \frac{V_{\text{outDifMin}}}{2} + V_{\text{cm}} \\ V_{\text{outMaxOpa}} &= \frac{V_{\text{outDifMax}}}{2} + V_{\text{cm}} \\ V_{\text{outDif}} &= V_{\text{inDif}} \times \text{Gain}_{\text{dif}} \\ \text{Gain}_{\text{dif}} &= 2 \times \frac{R_{\text{f}}}{R_{\text{q}}} \end{split}$$

2. Find op amp maximum and minimum output for linear operation.

 $\begin{array}{ll} -0.1V < V_{cm} < 5.1V & \mbox{from OPA320 Vcm specification} \\ 0.035\,V < V_{out} < 4.965\,V & \mbox{from OPA320 Vout swing specification} \\ 0.1V < V_{out} < 4.9\,V & \mbox{from OPA320 Aol specification for linear operation} \\ 0.1V < V_{out} < 4.9\,V & \mbox{Combined worst case} \end{array}$ 

3. Rearrange the equation from part 1 and solve for VoutDifMin and VoutDifMax. Find maximum and minimum differential output voltage based on combined worst case from step 2.

$$\begin{split} V_{\text{outDifMax}} &= 2 \cdot V_{\text{outMaxOpa}} - 2 \cdot V_{\text{cm}} = 2 \cdot (4.9 \text{ V}) - 2 \cdot (2.5 \text{ V}) = 4.8 \text{ V} \\ V_{\text{outDifMax}} &= 2 \cdot V_{\text{outMinOpa}} - 2 \cdot V_{\text{cm}} = 2 \cdot (0.1 \text{ V}) - 2 \cdot (2.5 \text{ V}) = -4.8 \text{ V} \end{split}$$

4. Find differential gain based on results from step 3.

 $Gain = \frac{V_{outDifMax} - V_{outDifMin}}{V_{inDifMax} - V_{inDifMin}} = \frac{(4.8 \text{ V}) - (-4.8 \text{ V})}{(20 \text{ V}) - (-20 \text{ V})} = 0.24$ 

5. Find standard resistor values for differential gain. Use *Analog Engineer's Calculator* ("Amplifier and Comparator\Find Amplifier Gain" section) to find standard values for Rf/Rg ratio.

$$\frac{Gain_{dif}}{2} = \frac{R_f}{R_g} = \frac{0.24}{2} = 0.12$$
$$\frac{R_f}{R_g} = 0.12 = \frac{12 \ k\Omega}{100 \ k\Omega} = 0.12$$

6. Find Cf for cutoff frequency.

$$\begin{split} f &= \frac{1}{2 \cdot \pi \cdot C_f \cdot R_f} = \frac{1}{2 \cdot \pi \cdot (1.3 \text{nF}) \cdot (12 \text{k} \Omega)} = 10.2 \text{ kHz} \\ C_f &= \frac{1}{2 \cdot \pi \cdot f_c \cdot R_f} = \frac{1}{2 \cdot \pi \cdot (10 \text{ kHz}) \cdot (12 \text{ k} \Omega)} = 1.326 \quad \text{nF} \text{ or } 1.3 \text{ nF} \text{ for standard value} \\ f &= \frac{1}{2 \cdot \pi \cdot C_f \cdot R_f} = \frac{1}{2 \cdot \pi \cdot (1.3 \text{ nF}) \cdot (12 \text{k} \Omega)} = 10.2 \text{ kHz} \end{split}$$

![](_page_52_Picture_0.jpeg)

# **DC Transfer Characteristics**

The following graph shows a linear output response for inputs from –20V to +20V. Refer to *Determining a SAR ADC's Linear Range when using Operational Amplifiers* for detailed theory on this subject.

![](_page_52_Figure_4.jpeg)

# **AC Transfer Characteristics**

The bandwidth is simulated to be 10.4 kHz, and the gain is –12.4dB which is a linear gain of 0.12. See *Op Amps: Bandwidth 1* for more details on this subject.

![](_page_52_Figure_7.jpeg)

# **Transient ADC Input Settling Simulation**

The following simulation shows settling to a –20V dc input signal. This type of simulation shows that the sample and hold kickback circuit is properly selected. Refer to *Introduction to SAR ADC Front-End Component Selection* for detailed theory on this subject.

![](_page_53_Figure_4.jpeg)

#### **Noise Simulation**

The following simplified noise calculation is provided for a rough estimate. We neglect resistor noise in this calculation as it is attenuated for frequencies greater than 10kHz.

$$\begin{split} &f_c = \frac{1}{2 \cdot \pi \cdot R_{\text{flut}} \cdot C_{\text{flut}}} = \frac{1}{2 \cdot \pi \cdot (47.5\Omega) \cdot (1.2n\text{F})} = 2.8\text{MHz} \\ &E_{n\_se} = e_{n320} \cdot \sqrt{K_n \cdot f_c} = (7nV \ / \ \sqrt{\text{Hz}}) \cdot \sqrt{(1.57) \cdot (2.8\text{MHz})} = 14.7\mu\text{Vrms} \ \text{ for a single ended input} \\ &E_{n\_tot} = \sqrt{E_{n\_se}}^2 + E_{n\_se}^2 = \sqrt{(14.7\mu\text{V})^2 + (14.7\mu\text{V})^2} = 20.7\mu\text{V} \ \text{ rms} \ \text{ Total noise for differential amplifier} \end{split}$$

Note that calculated and simulated match well. Refer to *Calculating the Total Noise for ADC Systems* for detailed theory on this subject.

![](_page_53_Figure_9.jpeg)

![](_page_54_Picture_0.jpeg)

### **Measure FFT**

This performance was measured on a modified version of the ADS8910BEVM. The AC performance indicates SNR = 99.4dB, and THD = -116.4dB. See *Introduction to Frequency Domain* for more details on this subject.

![](_page_54_Figure_4.jpeg)

#### **Noise Measurement**

The following measured result is for both inputs connected to ground. The histogram shows the system offset and noise. The standard deviation in codes is given by the EVM GUI (0.81), and this can be used to calculate the RMS noise ( $30.9\mu$ V rms) as shown in the following equation.

![](_page_54_Figure_7.jpeg)

![](_page_54_Figure_8.jpeg)

![](_page_55_Picture_0.jpeg)

#### **Design Featured Devices**

| Device                  | Key Features                                                                                                               | Link                        | Similar Devices  |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------------|
| ADS8900B <sup>(1)</sup> | 18-bit resolution, 1-Msps sample rate, Integrated reference buffer, fully differential input, Vref input range 2.5V to 5V. | www.ti.com/product/ADS8900B | www.ti.com/adcs  |
| OPA320 <sup>(2)</sup>   | 20-MHz bandwidth, Rail-to-Rail with Zero Crossover Distortion,<br>VosMax = 150 μV, VosDriftMax = 5uV/°C, en = 7nV/rtHz     | www.ti.com/product/OPA320   | www.ti.com/opamp |
| REF5050 <sup>(3)</sup>  | 3 ppm/°C drift, 0.05% initial accuracy, 4µVpp/V noise                                                                      | www.ti.com/product/REF5050  | www.ti.com/vref  |

(1) The REF5050 can be directly connected to the ADS8910B without any buffer because the ADS8910B has a built in internal reference buffer. Also, the REF5050 has the required low noise and drift for precision SAR ADC applications. The OPA320 is also commonly used in 1Msps SAR applications as it has sufficient bandwidth to settle to charge kickback transients from the ADC input sampling. Furthermore, the zero crossover distortion rail-to-rail input allows for linear swing across most of the ADC input range.

- (2) The REF5050 can be directly connected to the ADS8910B without any buffer because the ADS8910B has a built in internal reference buffer. Also, the REF5050 has the required low noise and drift for precision SAR ADC applications. The OPA320 is also commonly used in 1Msps SAR applications as it has sufficient bandwidth.
- <sup>(3)</sup> The REF5050 can be directly connected to the ADS8910B without any buffer because the ADS8910B has a built in internal reference buffer. Also, the REF5050 has the required low noise and drift for precision SAR ADC applications. The OPA320 is also commonly used in 1Msps SAR applications as it has sufficient bandwidth.

#### Link to Key Files for High Voltage Battery Monitor

See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library.

Design files for this circuit - http://www.ti.com/lit/zip/sbac171.

#### **Revision History**

| Revision | Date         | Change                                                                                   |
|----------|--------------|------------------------------------------------------------------------------------------|
| A        | January 2019 | Downstyle title, update title role content, added link to circuit cookbook library page. |

![](_page_56_Picture_0.jpeg)

Analog Engineer's Circuit: Data Converters SBAA264A–January 2018–Revised March 2019

# Single-ended to differential signal conversion using an op amp and FDA for unipolar signals

Evan Sawyer

| Input                       | ADC Input                | Digital Output ADS7057                  |
|-----------------------------|--------------------------|-----------------------------------------|
| V <sub>in</sub> Min = -3.3V | AINP = 0V<br>AINM = 3.3V | 2000 <sub>н</sub><br>8192 <sub>10</sub> |
| V <sub>in</sub> Max = 3.3V  | AINP = 3.3V<br>AINM = 0V | 1FFF <sub>н</sub><br>8191 <sub>10</sub> |

| Power Supplies |    |      |  |  |
|----------------|----|------|--|--|
| AVDD GND DVDD  |    |      |  |  |
| 3.3V           | 0V | 1.8V |  |  |

# **Design Description**

This design is intended to demonstrate how to convert a unipolar, single-ended signal into a unipolar, fullydifferential signal and drive a differential ADC (for more information on these and other signal types, please refer to the *TI Precision Labs* training titled *SAR ADC Input Types*). Compared to a single-ended device, a fully-differential ADC has twice the dynamic range which improves the AC performance of the converter. Many common systems, for example *Sonar Receivers*, *Flow Meters*, and *Motor Controls*, benefit from the higher performance of a differential ADC. The equations and explanation of component selection in this design can be customized based on system specifications and needs. For more information on a similar design using a bipolar input, see the cookbook circuit titled *Single-Ended to Differential Using an Op Amp and FDA for Bipolar Signals*.

![](_page_56_Figure_8.jpeg)

#### **Specifications**

| Specification                             | Calculated                    | Simulated    |
|-------------------------------------------|-------------------------------|--------------|
| Transient ADC Input Settling (at 250ksps) | $< 0.5 \cdot LSB = 201 \mu V$ | 144.8µV      |
| Conditioned Signal Range (at 250ksps)     | > 99% ADC FSR = > 6.53V       | 6.60V        |
| Noise                                     | 43.8µV / √Hz                  | 44.3µV / √Hz |

# **Design Notes**

- 1. The ADS7057 was selected because of its throughput (2.5Msps), size (2.25mm<sup>2</sup>), and low-latency (successive approximation register, or SAR, architecture).
- 2. Determine the linear range of the fully-differential amplifier (ADC driver) based on common mode, output swing, and linear open-loop gain specification. This is covered in the *component selection* section.
- 3. Determine the linear range of the op amp (signal conditioning) based on common mode, output swing, and linear open-loop gain specification. This is covered in the *component selection* section.
- 4. Select COG (NPO) capacitors for C<sub>filt</sub>, to minimize distortion.
- 5. For best performance, consider using a 0.1% 20ppm/°C film resistor, or better, to minimize distortion.
- 6. The *TI Precision Labs ADCs* training video series covers methods for selecting the charge bucket circuit R<sub>filtx</sub> and C<sub>filt</sub>. These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here will give good settling and AC performance for the amplifier and data converter in this example. If you modify the design you will need to select a different RC filter. Refer to *Introduction to SAR ADC Front-end Component Selection* (a *TI Precision Labs* training video) for an explanation of how to select the RC filter for best settling and AC performance.

# **Component Selection**

- Select a fully-differential amplifier capable of driving the ADC: THS4551 – Low noise, precision, 150MHz, fully-differential amplifier
  - Wide input common-mode voltage:  $V_{s-} - 0.1V < V_{cm} < V_{s+} - 1.3V$
  - Linear output (requirement: 0V to 3.3V at each output):  $V_{s-} + 0.22V < V_{out} < V_{s+} - 0.22V$
- Select a wide bandwidth operational amplifier: OPA320 – Precision, zero-crossover, 20MHz, RRIO, operational amplifier
  - Gain bandwidth product >12.5MHz (>5 times the sampling rate)
  - Input common-mode voltage (requirement: 0 3.3V):
    - $V_{-} 0.1V < V_{cm} < V_{+} + 0.1V$
  - Linear output:

 $V_{-} + 0.03V < V_{out} < V_{+} - 0.03V$ 

 $V_{-} + 0.2V < V_{out} < V_{+} - 0.2V$ 

- Combined worst-case linear range (calculated from supplies used with OPA320):  $-0.1V < V_{\it out} < 4.8V$
- **NOTE:** The operational amplifier is used to protect the sensor from any charge kickbacks that occur when the ADC connects or disconnects the sampling capacitor. This amplifier may not be needed if the sensor has a high-output impedance. A negative rail is used for both the OPA320 and THS4551 based on the assumption that the sensor is operating with a negative rail. This also ensures the highest performance from the ADC by providing the full scale input range.
- 3. Select  $R_{fx}$  and  $R_{gx}$ 
  - The combination of R<sub>fx</sub> and R<sub>gx</sub> sets the gain of the system. With an input range of 0V 3.3V and an ADC full scale of ±3.3V, a gain of 2 was selected for this system.
  - The values of  $R_{fx} = 2k$  and  $R_{gx} = 1k$  were selected to both provide the desired gain as well as limit the current through the feedback network, thus minimizing power consumption of the system.
- 4. Select R<sub>sx</sub>
  - It is important to connect small resistors at the output of the amplifier, in this case 10Ω, to flatten the output impedance and improve stability of the system.
- 5. Select R<sub>filtx</sub> and C<sub>filt</sub> values for settling of 250-kHz input signal and sample rate of 2.5Msps:
  - Refine the R<sub>filt</sub> and C<sub>filt</sub> Values is a Precision Labs Video showing the methodology for selecting R<sub>filtx</sub> and C<sub>filt</sub>. The final value of 18.2Ω and 330pF proved to settle to well below ½ of a least significant bit (LSB) within the acquisition window.

![](_page_59_Picture_0.jpeg)

# **DC Transfer Characteristics**

The following graph shows the simulated output for a 0 - 3.3V input. The analog front end has a linear output of  $\pm 3.3V$  which matches the full-scale range (FSR) of the ADC (with AVDD = 3.3V).

![](_page_59_Figure_4.jpeg)

# **AC Transfer Characteristics**

The bandwidth of the analog front end is simulated to be 4.12MHz at the gain of 0dB which is a linear gain of 1. This bandwidth will allow the inputs of the ADC to adequately settle for a 250-ksps input signal.

![](_page_59_Figure_7.jpeg)

![](_page_60_Picture_0.jpeg)

# **Transient ADC Input Settling Simulation**

The following simulation shows the ADC sample and hold capacitor settling for a 3.3-V DC input signal. This simulation shows that the analog front end is able to drive the ADC with a large step input (from 0V to 3.3V) so it settles to within  $\frac{1}{2}$  of an LSB (approximately  $200\mu$ V) in the allotted acquisition time (95ns). Refer to *Introduction to SAR ADC Front-End Component Selection* for detailed theory on this subject, and follow the link at the end of this design to download these simulation files.

![](_page_60_Figure_4.jpeg)

# **Noise Simulation**

This section walks through a simplified noise calculation, providing a rough estimate to compare with the simulated result. The resistor noise is included in this calculation as it is a significant portion of the overall noise of the system. Note that the resistor noise can be reduced by using smaller value resistors, but at the expense of increased power consumption through the feedback network.

$$\begin{split} F_{\rm C} &= \frac{1}{2 \times \pi \times R_{filt} \times C_{filt}} = \frac{1}{2 \times \pi \times 2 \text{ K}\Omega \times 30 \text{PF}} = 2.65 \text{ MHz} \\ E_{\rm N} &= E_{OPA320} \times \sqrt{2 \times K_{\rm N} \times F_{\rm C}} = \left( \frac{\pi V}{\sqrt{Hz}} \right) \times \sqrt{2 \times 1.57 \times 2.65 \text{ MHz}} = 20.2 \mu V / \sqrt{Hz} \\ E_{n\_OPA320} &= E_{\rm N} \times Gain = 20.2 \mu V / \sqrt{Hz} \times 2 = 40.4 \mu V / \sqrt{Hz} \\ E_{n\_THS4551} &= E_{\rm NFHS4551} \times \sqrt{2 \times K_{\rm N} \times F_{\rm C}} = \left( 3.2 \mu V / \sqrt{Hz} \right) \times \sqrt{2 \times 157 \times 2.65 \text{ MHz}} = 9.52 \mu V / \sqrt{Hz} \\ E_{Rg} &= \frac{\sqrt{4 \times K \times T \times R_{\rm G}}}{1 \times 10^{-9}} \times \frac{R_{\rm F}}{R_{\rm G}} \times \sqrt{2} = \frac{\sqrt{4 \times 1.38 \times 10^{-23} \times (273.15 + 25) \times 1000}}{1 \times 10^{-9}} \times \frac{2000}{1000} \times \sqrt{2} = 11.47 \mu V / \sqrt{Hz} \\ E_{Rf} &= \frac{\sqrt{4 \times K \times T \times R_{\rm F}}}{1 \times 10^{-9}} \times \sqrt{2} = \frac{\sqrt{4 \times 1.38 \times 10^{-23} \times (273.15 + 25) \times 2000}}{1 \times 10^{-9}} \times \sqrt{2} = 8.11 \mu V / \sqrt{Hz} \\ F_{\rm N} &= \sqrt{E_{ROP430}}^{2} + E_{n\_THS451}^{2} + E_{Rg}^{2} + E_{Rf}^{2}} = \sqrt{40.4^{2} + 9.52^{2} + 11.47^{2} + 8.11^{2}}} = 43.8 \mu V / \sqrt{Hz} \end{split}$$

Note that calculated and simulated match well. Refer to the *TI Precision Labs - ADCs* training video series for detailed theory on this subject.

![](_page_61_Figure_6.jpeg)

#### **Design Featured Devices**

| Device  | Key Features                                                                 | Link                       | Similar Devices  |
|---------|------------------------------------------------------------------------------|----------------------------|------------------|
| ADS7057 | 14 bit, 2.5 Msps, fully-differential input, SPI, 2.25mm <sup>2</sup> package | www.ti.com/product/ADS7057 | www.ti.com/adcs  |
| THS4551 | 150MHz, 3.3nV/√Hz input voltage noise, fully-differential amplifier          | www.ti.com/product/THS4551 | www.ti.com/opamp |
| OPA320  | Precision, zero-crossover, 20MHz, 0.9pA lb, RRIO, operational amplifier      | www.ti.com/product/OPA320  | www.ti.com/opamp |

**NOTE:** The ADS7057 uses the AVDD as the reference input. A high-PSRR LDO, such as the TPS7A47, should be used as the power supply.

#### **Design References**

See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library.

#### Link to Key files (TINA):

Design files for this circuit – http://www.ti.com/lit/zip/sbac188.

# Link to Related Cookbooks:

Single-Ended to Differential Signal Conversion for Bipolar Input

# **Revision History**

| Revision | Date       | Change                                                                                                           |
|----------|------------|------------------------------------------------------------------------------------------------------------------|
| A        | March 2019 | Downstyle the title and changed title role to 'Data Converters'.<br>Added link to circuit cookbook landing page. |

![](_page_63_Picture_0.jpeg)

# Single-ended-to-differential circuit using an op amp and fully differential amplifier (FDA) for bipolar signals

Evan Sawyer

| Input                       | ADC Input                | Digital Output ADS7057                  |
|-----------------------------|--------------------------|-----------------------------------------|
| V <sub>in</sub> Min = -3.3V | AINP = 0V<br>AINM = 3.3V | 2000 <sub>н</sub><br>8192 <sub>10</sub> |
| V <sub>in</sub> Max = 3.3V  | AINP = 3.3V<br>AINM = 0V | 1FFF <sub>н</sub><br>8191 <sub>10</sub> |

| Power Supplies |    |      |  |  |
|----------------|----|------|--|--|
| AVDD GND DVDD  |    |      |  |  |
| 3.3V           | 0V | 1.8V |  |  |

# **Design Description**

This design is intended to demonstrate how to convert a bipolar, single-ended signal into a unipolar, fullydifferential signal and drive a differential ADC (for more information on these and other signal types, please refer to the *TI Precision Labs* training titled *SAR ADC Input Types*). Compared to a single-ended device, a fully-differential ADC has twice the dynamic range which improves the AC performance of the converter. Many common systems, for example *Sonar Receivers*, *Flow Meters*, and *Motor Controls*, benefit from the higher performance of a differential ADC. The equations and explanation of component selection in this design can be customized based on system specifications and needs. For more information on a similar design using a unipolar input signal, see the cookbook circuit titled *Single-Ended to Differential Signal Conversion for Unipolar Inputs*.

![](_page_63_Figure_8.jpeg)

#### **Specifications**

| Specification                             | Calculated                    | Simulated    |
|-------------------------------------------|-------------------------------|--------------|
| Transient ADC Input Settling (at 250ksps) | $< 0.5 \cdot LSB = 201 \mu V$ | 134.7µV      |
| Conditioned Signal Range (at 250ksps)     | > 99% ADC FSR = ><br>6.53V    | 6.60V        |
| Noise                                     | 43.8µV / √Hz                  | 44.3µV / √Hz |

# **Design Notes**

- 1. The ADS7057 was selected because of its throughput (2.5Msps), size (2.25mm<sup>2</sup>) and low-latency (successive approximation register, or SAR, architecture).
- 2. Determine the linear range of the fully-differential amplifier (ADC driver) based on common mode, output swing, and linear open-loop gain specification. This is covered in the component selection section.
- 3. Determine the linear range of the op amp (signal conditioning) based on common mode, output swing, and linear open-loop gain specification. This is covered in the component selection section.
- 4. Select COG (NPO) capacitors for C<sub>filt</sub>, to minimize distortion.
- 5. For best performance, consider using a 0.1% 20ppm/°C film resistor, or better, to minimize distortion.
- 6. The *TI Precision Labs ADCs* training video series covers methods for selecting the charge bucket circuit R<sub>filtx</sub> and C<sub>filt</sub>. These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here will give good settling and AC performance for the amplifier and data converter in this example. If the design is modified, a different RC filter must be selected. Refer to *Introduction to SAR ADC Front-end Component Selection* (a *TI Precision Labs* training video) for an explanation of how to select the RC filter for best settling and AC performance.

# **Component Selection**

- Select a fully-differential amplifier capable of driving the ADC: THS4551 – Low noise, precision, 150MHz, fully-differential amplifier
  - Wide input common-mode voltage:  $V_{s-} - 0.1V < V_{cm} < V_{s+} - 1.3V$
  - Linear output (requirement: 0V to 3.3V at each output):  $V_{s-} + 0.22V < V_{aut} < V_{s+} 0.22V$
- Select a wide bandwidth operational amplifier: OPA320 – Precision, zero-crossover, 20MHz, RRIO, operational amplifier
  - Gain bandwidth product > 12.5MHz (> 5 times the sampling rate)
  - Input common-mode voltage (requirement: ±1.65V):
    - $V_{-} 0.1V < V_{cm} < V_{+} + 0.1V$
  - Linear output:

 $V_{-} + 0.03V < V_{out} < V_{+} - 0.03V$ 

 $V_{-} + 0.2V < V_{out} < V_{+} - 0.2V$ 

- Combined worst-case linear range (calculated from supplies used with OPA320):  $-2.3V < V_{\it out} < 2.3V$
- **NOTE:** The operational amplifier is used to protect the sensor from any charge kickbacks that occur when the ADC connects or disconnects the sampling capacitor. This amplifier may not be needed if the sensor has a high output impedance. A negative rail is used for both the OPA320 and THS4551 based on the assumption that the sensor is operating with a negative rail. This also ensures the highest performance from the ADC by providing the full scale input range.
- 3. Select  $R_{fx}$  and  $R_{gx}$ 
  - The combination of  $R_{fx}$  and  $R_{gx}$  sets the gain of the system. With an input range of ±1.65V and an ADC full scale of ±3.3V, a gain of 2 was selected for this system.
  - The values of  $R_{fx} = 2k$  and  $R_{gx} = 1k$  were selected to both provide the desired gain as well as limit the current through the feedback network, thus minimizing power consumption of the system.
- 4. Select R<sub>sx</sub>
  - It is important to connect small resistors at the output of the amplifier, in this case 10Ω, to flatten the output impedance and improve stability of the system.
- 5. Select R<sub>filtx</sub> and C<sub>filt</sub> values for settling of 250-kHz input signal and sample rate of 2.5Msps:
  - Refine the R<sub>filt</sub> and C<sub>filt</sub> Values is a TI Precision Labs video showing the methodology for selecting R<sub>filtx</sub> and C<sub>filt</sub>. The final value of 18.2Ω and 330pF proved to settle to well below ½ of a least significant bit (LSB) within the acquisition window.

![](_page_66_Picture_0.jpeg)

# **DC Transfer Characteristics**

The following graph shows the simulated output for a ±1.65-V input. The analog front end has a linear output of  $\pm 3.3V$  which matches the full-scale range (FSR) of the ADC (with AVDD = 3.3V).

![](_page_66_Figure_4.jpeg)

# **AC Transfer Characteristics**

The bandwidth of the analog front end is simulated to be 4.12MHz at the gain of 0dB which is a linear gain of 1. This bandwidth will allow the inputs of the ADC to adequately settle for a 250-ksps input signal.

![](_page_66_Figure_7.jpeg)

![](_page_67_Picture_0.jpeg)

# **Transient ADC Input Settling Simulation**

The following simulation shows the ADC sample and hold capacitor settling for a 3.3-V DC input signal. This simulation shows that the analog front end is able to drive the ADC with a large step input (from 0V to 3.3V) so it settles to within  $\frac{1}{2}$  of an LSB (approximately  $200\mu$ V) in the allotted acquisition time (95ns). Refer to *Introduction to SAR ADC Front-End Component Selection* for detailed theory on this subject, and follow the link at the end of this design to download these simulation files.

![](_page_67_Figure_4.jpeg)

# **Noise Simulation**

This section walks through a simplified noise calculation, providing a rough estimate to compare with the simulated result. The resistor noise is included in this calculation as it is a significant portion of the overall noise of the system. Note that the resistor noise can be reduced by using smaller value resistors, but at the expense of increased power consumption through the feedback network.

$$\begin{aligned} F_{\rm C} &= \frac{1}{2 \times \pi \times R_{filt} \times C_{filt}} = \frac{1}{2 \times \pi \times 2 \text{ K}\Omega \times 30 \text{PF}} = 2.65 \text{ MHz} \\ E_{\rm N} &= E_{OPA320} \times \sqrt{2 \times K_{\rm N} \times F_{\rm C}} = \left( \frac{\pi V}{\sqrt{Hz}} \right) \times \sqrt{2 \times 1.57 \times 2.65 \text{ MHz}} = 20.2 \mu V / \sqrt{Hz} \\ E_{n\_OPA320} &= E_{\rm N} \times Gain = 20.2 \mu V / \sqrt{Hz} \times 2 = 40.4 \mu V / \sqrt{Hz} \\ E_{n\_THS4551} &= E_{\rm NTHS4551} \times \sqrt{2 \times K_{\rm N} \times F_{\rm C}} = \left( 3.2 \mu V / \sqrt{Hz} \right) \times \sqrt{2 \times 157 \times 2.65 \text{ MHz}} = 9.52 \mu V / \sqrt{Hz} \\ E_{Rg} &= \frac{\sqrt{4 \times K \times T \times R_{\rm G}}}{1 \times 10^{-9}} \times \frac{R_{\rm F}}{R_{\rm G}} \times \sqrt{2} = \frac{\sqrt{4 \times 1.38 \times 10^{-23} \times (273.15 + 25) \times 1000}}{1 \times 10^{-9}} \times \frac{2000}{1000} \times \sqrt{2} = 11.47 \mu V / \sqrt{Hz} \\ E_{Rf} &= \frac{\sqrt{4 \times K \times T \times R_{\rm F}}}{1 \times 10^{-9}} \times \sqrt{2} = \frac{\sqrt{4 \times 1.38 \times 10^{-23} \times (273.15 + 25) \times 2000}}{1 \times 10^{-9}} \times \sqrt{2} = 8.11 \mu V / \sqrt{Hz} \\ F_{\rm N} &= \sqrt{E_{ROP430}}^{2} + E_{n\_THS4551}^{2} + E_{Rg}}^{2} + E_{Rf}^{2} = \sqrt{40.4^{2} + 9.52^{2} + 11.47^{2} + 8.11^{2}}} = 43.8 \mu V / \sqrt{Hz} \end{aligned}$$

Note that calculated and simulated match well. Refer to the TI Precision Labs - ADCs training video series for detailed theory on this subject.

![](_page_68_Figure_6.jpeg)

#### **Design Featured Devices**

| Device  | Key Features                                                                    | Link                       | Similar Devices  |
|---------|---------------------------------------------------------------------------------|----------------------------|------------------|
| ADS7057 | 14 bit, 2.5 Msps, fully-differential input, SPI, 2.25mm <sup>2</sup> package    | www.ti.com/product/ADS7057 | www.ti.com/adcs  |
| THS4551 | 150-MHz, 3.3-nV/ $\!\!\!/$ Hz input voltage noise, fully-differential amplifier | www.ti.com/product/THS4551 | www.ti.com/opamp |
| OPA320  | Precision, zero-crossover, 20-MHz, 0.9-pA lb, RRIO, operational amplifier       | www.ti.com/product/OPA320  | www.ti.com/opamp |

**NOTE:** The ADS7057 uses the AVDD as the reference input. Use a high-PSRR LDO, such as the TPS7A47, as the power supply.

# **Design References**

See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library.

#### Link to key files (TINA):

Design files for this circuit – http://www.ti.com/lit/zip/sbac181.

# Link to Related Cookbooks

Single-Ended to Differential Signal Conversion for Unipolar Input

#### **Revision History**

| Revision | Date       | Change                                                                                                           |
|----------|------------|------------------------------------------------------------------------------------------------------------------|
| A        | March 2019 | Downstyle the title and changed title role to 'Data Converters'.<br>Added link to circuit cookbook landing page. |

![](_page_70_Picture_0.jpeg)

# Single-ended to differential using a two op-amp circuit

Bryan McKay, Art Kay

| Input | ADC Differential Input (Vdif) | ADC Common-Mode Input<br>(Vcm) | Digital Output ADS9110 |
|-------|-------------------------------|--------------------------------|------------------------|
| 0V    | -5V                           | 2.5V                           | 20000 <sub>H</sub>     |
| 5V    | +5V                           | 2.5V                           | 1FFFF <sub>H</sub>     |

| Power Supplies             |    |    |    |  |  |
|----------------------------|----|----|----|--|--|
| V+ (op amp) AVDD DVDD REFP |    |    |    |  |  |
| 5V                         | 5V | 3V | 5V |  |  |

# **Design Description**

This circuit uses two OPA320 op amps to perform a single-ended to differential conversion for driving the ADS8912B fully-differential ADC. Another approach to solve this problem uses a fully-differential amplifier (FDA). See *Single-Ended to Differential Conversion Using an Op Amp and FDA for Unipolar Signals* for the FDA example. Since there are many thousands of different types of op amps available, finding an op amp the meets your specific requirements may be easer than finding an fully-differential amplifier. Most FDAs, for example, do not have as good swing to the rail, offset, bias current, and drift as many precision op amps have. On the other hand, the op-amp approach has an asymmetrical group delay in the inverting and non-inverting paths. Furthermore, FDA amplifiers often have better distortion and ADC drive characteristics. In general, the FDA approach will achieve best SNR and THD, and the op-amp approach will achieve best DC characteristics. Nevertheless, the specific op amp or FDA will impact the comparison of the two typologies.

![](_page_70_Figure_8.jpeg)

# **Specifications**

| Specification                        | Goal              | Calculated            | Simulated                                                       |
|--------------------------------------|-------------------|-----------------------|-----------------------------------------------------------------|
| Transient ADC Input Settling (1MSPS) | < 0.5LSB = 19.1µV | NA                    | 5µV                                                             |
| Input Output Range                   | NA                | NA                    | 0.1 < V <sub>IN</sub> < 4.9V<br>-4.8V < V <sub>OUT</sub> < 4.8V |
| Noise                                | NA                | 30.5μV <sub>RMS</sub> | 28.4µV <sub>RMS</sub>                                           |

# **Design Notes**

- 1. Use 0.1% resistors for R1 and Rg to minimize gain error and drift on U2.
- 2. Select COG (NPO) capacitors for  $C_{\text{filt1}}$ ,  $C_{\text{filt2}}$ , and  $C_{\text{filt3}}$  to minimize distortion.
- 3. The *TI Precision Labs ADCs*training video series covers methods for selecting the charge bucket circuit R<sub>filt</sub> and C<sub>filt</sub>. These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here will give good settling and AC performance for the amplifier and data converter in this example. If you modify this design you will need to select a different RC filter. See the *Introduction to SAR ADC Front-End Component Selection* training video for an explanation of how to select the RC filter for best settling and AC performance.


#### **Component Selection**

1. Select an op amp to meet the system requirements. Key specifications to consider follow:

- Swing to rail For 5-V supply rails it is common to use a rail-to-rail zero crossover distortion device (for example, OPA320, OPA325, and OPA365).
- Offset voltage and Drift One of the advantages of this circuit over the FDA approach is that some op-amps can have very good DC performance.
- Bandwidth and quiescent current Another advantage of this circuit over the FDA approach is that a wide range of op-amp bandwidth and related quiescent currents are available. For lower sampling rate a low bandwidth low current op amp may be a good choice.
- 2. Choose Rg and Rf to minimize noise. The gain of this circuit is always 1, so Rg = Rf. The main consideration here is to minimize noise while keeping the load resistance reasonable. Set the resistor noise to be roughly ¼ of the amplifier noise. In this example Rf = Rg = 1kΩ gives a noise of 2.8nV/√Hz which is approximately ¼ of the 7nV/√Hz op-amp noise. Also, the maximum load current is 2.5mA (5V / 2kΩ = 2.5mA) which is low compared to the op-amp short-circuit limit (65mA).
- 3. Find R<sub>filt</sub> and C<sub>filt</sub> to allow for settling at 1kSPS. See *Refine the Rfilt and Cfilt Values* for the algorithm to select R<sub>filt</sub> and C<sub>filt</sub>. The final value of  $200k\Omega$  and 510pF proved to settle to well below ½ of a least significant bit (LSB).



#### **DC Transfer Characteristics**

The following graph shows the DC transfer characteristics for this circuit (0-V to 5-V single-ended input, –5-V to +5-V fully-differential output). Note that the linear range is limited to about 0.1V from both supply rails (Vin linear range approximately 0.1V to 4.9V). The limitation is from the amplifier output swing limit. For improved linear swing the negative and positive supply on the amplifiers would need to be adjusted. See *Low-Power Sensor Measurements: 3.3-V, 1-ksps, 12-bit, Single-Ended, Dual-Supply Circuit* for an example on how to do this.



#### **AC Transfer Characteristics**

In this case the bandwidth limitation is primary set by the  $R_{filt}$ ,  $C_{filt}$  values. The amplifier closed loop bandwidth can also impact the overall bandwidth. Note the bandwidth of U2 is half the bandwidth of U1 as its noise gain is two (BW<sub>U2</sub> = GBW/G<sub>n</sub> = 20MHz/2 = 10MHz).





#### Group Delay (Frequency Domain)

Group delay is the time delay between the applied input signal and the output signal. All amplifiers and filters will have a group delay. Group delay is highlighted for this circuit because the inverting and noninverting path both have different group delays. This can create distortion for higher frequency signals. See the group delay in time domain plot for additional detail.



# Group Delay (Time Domain)

The following graph shows qualitatively how group delay can effect time domain signals. The errors in this plot are exaggerated to emphasize the effect of group delay. The green signal represents the output on AIN P and the blue signal represents the inverted output on AIN N. Ideally, the two signals should track, but the group delay shifts the blue signal to the right. Notice that when signals are moving slowly the error is relatively small and when they are moving rapidly the error is larger. Thus, low frequency signals will have good distortion, and higher frequency signals will have degraded distortion. SPICE does not simulate THD, so for quantitative values measurement is required. However, if the input signal period more than 1,000 times larger than the group delay between the channels than this effect can generally be neglected.





#### **Noise Simulation**

The following noise calculation considers the amplifier and resistor noise. Note that the noise from U1 is inverted by U2 and added at the differential output. Since this noise is directly correlated, it adds directly as opposed to root sum square addition usually used for noise sources. Also note that the output filter is approximated as first order but it is a more complex filter. The calculated noise compares well to the simulated noise (calculated =  $30.5\mu V_{RMS}$ , simulated =  $28.4\mu V_{RMS}$ ).

$$\begin{split} \mathbf{e}_{nU1} &= \mathbf{e}_{n320} + \mathbf{e}_{n320} = 7\,nV/\sqrt{Hz} + 7\,nV/\sqrt{Hz} = 14\,nV/\sqrt{Hz} \text{ Note these two sources are correlated} \\ R_{eq} &= \frac{R_f \cdot R_g}{R_f + R_g} = \frac{1k\Omega \cdot 1k\Omega}{1k\Omega + 1k\Omega} = 500\Omega \\ \mathbf{e}_{n\text{Re}q} &= \sqrt{4K_n \cdot T_K \cdot R_{eq}} = \sqrt{4(1.38 \cdot 10^{-23} \text{ J/K}) \cdot (298.15) \cdot (500\Omega)} = 2.87\,nV/\sqrt{Hz} \\ \mathbf{e}_{nU2} &= \sqrt{\left(\mathbf{e}_{n\text{Re}q} \cdot G_n\right)^2 + \left(\mathbf{e}_{n320} \cdot G_n\right)^2} = \sqrt{\left(2.87\,nV/\sqrt{Hz} \cdot 2\right)^2 + \left(7\,nV/\sqrt{Hz} \cdot 2\right)^2} = 15.1nV/\sqrt{Hz} \\ \mathbf{e}_{nT} &= \sqrt{\left(\mathbf{e}_{nU1}\right)^2 + \left(\mathbf{e}_{nU2}\right)^2} = \sqrt{\left(14\,nV/\sqrt{Hz}\right)^2 + \left(15.1nV/\sqrt{Hz}\right)^2} = 20.6\,nV/\sqrt{Hz} \\ f_c &= \frac{1}{2\pi R \cdot C} = \frac{1}{2\pi (2 \cdot 47.5\Omega) \cdot 1.2nF} = 1.4MHz \\ E_{nT} &= \mathbf{e}_{nT} \cdot \sqrt{1.57 \cdot f_c} = 20.6\,nV/\sqrt{Hz} \cdot \sqrt{1.57 \cdot 1.4MHz} = 30.5\,\mu V_{\text{RMS}} \end{split}$$

The calculated noise compares well to the simulated noise (calculated =  $30.5\mu V_{RMS}$ , simulated =  $28.4\mu V_{RMS}$ ). See *Calculating the Total Noise for ADC Systems* for detailed theory on this subject.





# **Transient ADC Input Settling Simulation**

The following simulation shows settling to a full scale DC input signal at 500kSPS. This type of simulation shows that the sample and hold kickback circuit is properly selected. See *Introduction to SAR ADC Front-End Component Selection* for detailed theory on this subject.





# **Design Featured Devices**

| Device  | Key Features                                                                                                                           | Link                                   | Other Possible Devices   |
|---------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------|
| ADS8912 | 18-bit resolution, 500-kSPS sample rate, integrated reference buffer, fully-differential input, Vref input range 2.5V to 5V.           | http://www.ti.com/product/ADS8912<br>B | http://www.ti.com/adcs   |
| OPA320  | 20-MHz bandwidth, Rail-to-Rail with zero crossover distortion, VosMax = 150 $\mu V,$ VosDriftMax = 5 $\mu V/C,$ en = 7 nV/ $\sqrt{Hz}$ | http://www.ti.com/product/OPA320       | http://www.ti.com/opamps |

#### **Design References**

See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library.

# Link to Key Files

Source files for this circuit - http://www.ti.com/lit/zip/SBAC193.



# Analog Engineer's Circuit: Data Converters SBAA315A-October 2018-Revised November 2018

# True differential, 4 × 2 MUX, analog front end, simultaneous-sampling ADC circuit

#### Luis Chioye

| Input (THS4551 Inputs)                                 | ADC Input (THS4551 Output)                             | Digital Output ADS7042                 |
|--------------------------------------------------------|--------------------------------------------------------|----------------------------------------|
| VinP = +0.23V, VinN =+3.866V,<br>VinMin(Dif) = -3.636V | VoutP = +0.23V, VoutN = 3.866V,<br>Vout(Dif) = -3.636V | 8E60 <sub>H</sub> -29088 <sub>10</sub> |
| VinP = +3.866V, VinN =0.23V,<br>VinMax(Dif) = +3.636V  | VoutP = 3.866V, VoutN = +0.23V,<br>Vout(Dif) = +3.636V | 71A0 <sub>H</sub> +29088 <sub>10</sub> |

| Power Supplies |     |        |        |
|----------------|-----|--------|--------|
| Vcc            | Vee | Vref   | Vocm   |
| 5              | 0V  | 4.096V | 2.048V |

# **Design Description**

This dual simultaneous-sampling SAR ADC and  $4 \times 2$  channel multiplexed analog front end data acquisition solution can measure differential voltage signals in the range of ±3.866V supporting ADC sampling rates up to 3-MSPS (or effective sampling rate of 750-kSPS per channel) with 16-B resolution. The circuit consists of a dual simultaneous sampling SAR ADC, with each SAR ADC connected to two 4:1 (2x) multiplexers, providing 4 differential input channels per ADC. Eight *Fully Differential Amplifiers* (FDAs) drive the multiplexed SAR ADC inputs. This circuit is applicable in the accurate measurement of dual simultaneous signals in applications such as Optical Modules and Analog Input Modules. It also can be used in motor drive applications such as Servo Drive Control Module, Servo Drive Position Feedback, and Servo Drive Position Sensor.



#### **Specifications**

| Specification                                  | Goal                     | Calculated               | Simulated                |  |
|------------------------------------------------|--------------------------|--------------------------|--------------------------|--|
| Dual ADC Sampling Speed                        | 3-MSPS                   | 3-MSPS                   | 3-MSPS                   |  |
| Sampling Rate per Channel (dual, simultaneous) | 750-kSPS<br>(3-MSPS / 4) | 750-kSPS<br>(3-MSPS / 4) | 750-kSPS<br>(3-MSPS / 4) |  |
| Transient ADC Input Settling                   | << 1 LSB<br><< 125 μV    | NA                       | 20 µV                    |  |
| Noise (at ADC Input)                           | 50µV <sub>rms</sub>      | 55.9µV <sub>rms</sub>    | 51.1µV <sub>rms</sub>    |  |

#### **Design Notes**

- 1. The ADS9224R was selected because of the dual simultaneous sampling and high throughput (3-MSPS) requirements.
- 2. The TMUX1109 4:1 (2x) multiplexer was selected to support 4-channel differential inputs for each ADC.
- 3. Find ADC full-scale range, resolution and common-mode range specifications. This is covered in the component selection.
- 4. Determine the linear range of the FDA (THS4551) based on common-mode and output swing specification. This is covered in the component selection section.
- 5. Select COG capacitors for all filter capacitors at the ADC input to minimize distortion.
- 6. Select the FDA gain resistors RF1,2, RG1,2. Use 0.1% 20ppm/°C film resistors or better for good accuracy, low gain drift and to minimize distortion.
- 7. Introduction to SAR ADC Front-End Component Selection covers the methods for selecting the charge bucket circuit Rfil1, Rfil1 and Cfil. These component values are dependent on the amplifier bandwidth, data converter sampling rare, and data converter design. The values shown here will give good settling and AC performance for the amplifier and data converter in this example. If the design is modified, a different RC filter must be selected.
- 8. The THS4551 is commonly used in high-speed precision fully differential SAR applications as it has sufficient bandwidth to settle to charge kickback transients from the ADC input sampling, and multiplexer charge injection and provides the common-mode level shifting to the voltage range of the SAR ADC.



# **Component Selection**

- 1. Find ADC full-scale input range. In this circuit, ADS9224 internal V\_REF= 2.5V  $ADC_{Full-Scale Range} = (\pm 1.6384 V/V) \cdot V_{REF} = \pm 4.096V$  from ADS9224R datasheet
- 2. Find required ADC common-mode voltage 2.

$$V_{CM} = \frac{+ADC_{Full-Scale Range}}{2} = +2.048V \text{ from ADS9224R datasheet}$$

Use REFby2 Output pin of ADS9224R to connect to FDA (THS4551) VCOM = 2.048V

3. Find FDA absolute output voltage range for linear operation:

- $0.23V < V_{out} < 4.77V$  from THS4551 output low/high specification for linear operation
- 4. Find FDA differential output voltage range for linear operation. The general output voltage equations for this circuit:

$$V_{outMin} = \frac{V_{outDifMin}}{2} + V_{cm}$$
$$V_{outMax} = \frac{V_{outDifMax}}{2} + V_{cm}$$

Rearrange the equations and solve for  $V_{outDifMin}$  and  $V_{outDifMax}$ . Find maximum differential output voltage range based on worst case:

$$V_{outDifMax} = 2 \cdot V_{outMax} - 2 \cdot V_{cm} = 2 \cdot (4.096V) - 2 \cdot (2.048V) = 4.096V$$
$$V_{outDifMin} = 2 \cdot V_{outMin} - 2 \cdot V_{cm} = 2 \cdot (0.23V) - 2 \cdot (2.048V) = -3.636V$$

Based on combined worst case, choose  $V_{outDifMin}$  = -3.636V and  $V_{outDifMax}$  = +3.636V

5. Set FDA gain to 1 V/V

$$Gain_{FDA} = \frac{R_f}{R_g} = \frac{1.00 \, \mathrm{k}\Omega}{1.00 \, \mathrm{k}\Omega} = 1 V/V$$

6. Select the minimum charge kickback capacitor filter to optimize circuit for fastest settling.  $C_{sh} = 16 pF$  internal sample-and-hold capacitor from ADS9224R datasheet

Select a capacitor  $10 \times$  larger than  $C_{fil} = 150 pF$ 

7. Optimize RC charge kickback filter resistors  $R_{fil1}$ ,  $R_{fil2}$  and feedback capacitors  $C_{f1}$ ,  $C_{f2}$  for both settling and stability using TINA simulations. This is covered in the transient settling optimization and stability simulation sections.



#### **Transient Settling Optimization**

TINA simulation is used to optimize the RC kickback filter for stability and transient settling. The transient simulation incorporates two adjacent channels of the multiplexer (TMUX1109). To simulate worst case transient settling during the multiplexer scanning sequence, the two adjacent channels are set to a voltage close to positive full-scale and negative full-scale respectively. The multiplexer drain capacitance and series resistance are modeled in the multiplexer simulation circuit. The sample and hold capacitor of the SAR ADC must settle within the 16-Bit resolution of the SAR ADC during the acquisition period. A simplified schematic of the simulation circuit follows:



Simplified Mux Model

#### **Multiplexer and ADC Control Timing**

The following plot shows the ADC conversion control (CONVST) and multiplexer channel control timing. The ADS9224R supports a maximum sampling rate of 3-MSPS or a minimum cycle time of 333ns. To avoid switching channels prior to the rising edge of the CONVST signal, a small delay is implemented in the MUX channel control timing after the CONVST rising edge. Refer to TI design *16-Bit, 400-kSPS, Four-Channel MUX Data Acquisition System for High-Voltage Inputs Reference Design* for detailed theory in the subject.



# **Transient Settling Results**

The following TINA transient simulation shows settling of the FDA, multiplexer, and SAR ADC sample and hold after a full-scale step change between adjacent MUX channels. This type of simulation shows that the sample and hold kickback circuit, and AFE amplifier circuit is properly selected. See *Introduction to SAR ADC Front-end Component Selection* for an explanation of how to select the RC filter for best settling and AC performance.



SBAA315A–October 2018–Revised November 2018 Submit Documentation Feedback

# **AC Transfer Characteristics**

The circuit has a gain of 0-dB (1-V/V) and a simulated frequency bandwidth of 16.45-MHz. Notice that the calculated and simulated bandwidth compare well (calculated = 17.62MHz, simulated = 16.45MHz). See Op Amp Bandwidth for a general overview of bandwidth calculations and simulations.







#### **Stability Simulation Graph**

The following circuit is used in TINA to measure loop gain and verify phase margin using AC analysis in TINA. Resistors RISO =  $10\Omega$  are used inside the feedback loop to increase phase margin. The circuit has good stability (approximately 45 degrees of phase margin). See Op Amp Stability for detailed theory on this subject.



# **Noise Simulation**

Simplified noise calculation estimate:

The dominant pole in this data acquisition circuit is in the RC kickback filter:

$$f_{c} = \frac{1}{2\pi (R_{fil1} + R_{fil2})C_{diff}} = \frac{1}{2\pi (30.1 + 30.1)(150pF)} = 17.62MHz$$

Noise of THS4551 FDA referred to ADC input

Noise Gain: 
$$NG = 1 + R_f / R_g = 1 + \frac{1k\Omega}{1k\Omega} = 2V/V$$
  
 $e_{noFDA} = \sqrt{(e_{nFDA} \cdot NG)^2 + 2(i_{nFDA} \cdot R_f)^2 + 2(4kTR_f \cdot NG)}$   
 $e_{noFDA} = \sqrt{(3.4nV / \sqrt{Hz} \cdot 2.00V / V)^2 + 2(0.5pA / \sqrt{Hz} \cdot 1k\Omega)^2 + 2(16.56 \cdot 10^{-18} \cdot 2.00V / V)}$   
 $e_{noFDA} = 10.629nV / \sqrt{Hz}$   
 $E_{nFDA} = e_{noFDA} \cdot \sqrt{K_n \cdot f_c} = (10.629nV / \sqrt{Hz})\sqrt{1.57 \cdot 17.62MHz} = 55.90 \mu Vrms$ 

The following figure shows the TINA simulated total noise for the FDA circuit. See *Calculating the Total Noise for ADC systems* for detailed theory on this subject. Note that the calculated and simulated noise compare well (calculated =  $55.9\mu V_{rms}$ , simulated =  $51.5\mu V_{rms}$ ).





#### **Design Featured Devices**

| Device   | Key Features                                                                                                                               | Link                               | Other Possible Devices   |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------|
| ADS9224R | 16-bit resolution, SPI, 3-MSPS sample rate, fully-differential input, integrated 2.5-V reference, dual, simultaneous sampling, low-latency | http://www.ti.com/product/ADS9224R | http://www.ti.com/adcs   |
| THS4551  | 150-MHz, 3.3-nV / VHz input voltage noise, fully-differential amplifier                                                                    | http://www.ti.com/product/THS4551  | http://www.ti.com/opamps |

# **Design References**

See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library.

# Link to Key Files

See the Tina files for low-power sensor measurements - http://www.ti.com/lit/zip/SBAC219.

# **Revision History**

| Revision | Date          | Change                                                                                           |
|----------|---------------|--------------------------------------------------------------------------------------------------|
| А        | November 2018 | Downscale title.<br>Updated the schematic in the <i>Transient Settling Optimization</i> section. |